1b4315306SDan Handley /* 288a0523eSAntonio Nino Diaz * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <assert.h> 8b4315306SDan Handley #include <errno.h> 909d40e0eSAntonio Nino Diaz 10785fb92bSSoby Mathew #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 14bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1609d40e0eSAntonio Nino Diaz 172a246d2eSDimitris Papastamos /* Allow ARM Standard platforms to override these functions */ 182a246d2eSDimitris Papastamos #pragma weak plat_arm_program_trusted_mailbox 195486a965SSoby Mathew 202204afdeSSoby Mathew #if !ARM_RECOM_STATE_ID_ENC 21b4315306SDan Handley /******************************************************************************* 22b4315306SDan Handley * ARM standard platform handler called to check the validity of the power state 23b4315306SDan Handley * parameter. 24b4315306SDan Handley ******************************************************************************/ 2538dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state, 2638dce70fSSoby Mathew psci_power_state_t *req_state) 27b4315306SDan Handley { 282bc3dba9SAntonio Nino Diaz unsigned int pstate = psci_get_pstate_type(power_state); 292bc3dba9SAntonio Nino Diaz unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 302bc3dba9SAntonio Nino Diaz unsigned int i; 3138dce70fSSoby Mathew 32e02f469fSSathees Balya assert(req_state != NULL); 3338dce70fSSoby Mathew 3438dce70fSSoby Mathew if (pwr_lvl > PLAT_MAX_PWR_LVL) 35b4315306SDan Handley return PSCI_E_INVALID_PARAMS; 3638dce70fSSoby Mathew 3738dce70fSSoby Mathew /* Sanity check the requested state */ 3838dce70fSSoby Mathew if (pstate == PSTATE_TYPE_STANDBY) { 3938dce70fSSoby Mathew /* 4038dce70fSSoby Mathew * It's possible to enter standby only on power level 0 4138dce70fSSoby Mathew * Ignore any other power level. 4238dce70fSSoby Mathew */ 4338dce70fSSoby Mathew if (pwr_lvl != ARM_PWR_LVL0) 4438dce70fSSoby Mathew return PSCI_E_INVALID_PARAMS; 4538dce70fSSoby Mathew 4638dce70fSSoby Mathew req_state->pwr_domain_state[ARM_PWR_LVL0] = 4738dce70fSSoby Mathew ARM_LOCAL_STATE_RET; 4838dce70fSSoby Mathew } else { 4938dce70fSSoby Mathew for (i = ARM_PWR_LVL0; i <= pwr_lvl; i++) 5038dce70fSSoby Mathew req_state->pwr_domain_state[i] = 5138dce70fSSoby Mathew ARM_LOCAL_STATE_OFF; 52b4315306SDan Handley } 53b4315306SDan Handley 54b4315306SDan Handley /* 55b4315306SDan Handley * We expect the 'state id' to be zero. 56b4315306SDan Handley */ 572bc3dba9SAntonio Nino Diaz if (psci_get_pstate_id(power_state) != 0U) 58b4315306SDan Handley return PSCI_E_INVALID_PARAMS; 59b4315306SDan Handley 60b4315306SDan Handley return PSCI_E_SUCCESS; 61b4315306SDan Handley } 622204afdeSSoby Mathew 632204afdeSSoby Mathew #else 642204afdeSSoby Mathew /******************************************************************************* 652204afdeSSoby Mathew * ARM standard platform handler called to check the validity of the power 662204afdeSSoby Mathew * state parameter. The power state parameter has to be a composite power 672204afdeSSoby Mathew * state. 682204afdeSSoby Mathew ******************************************************************************/ 692204afdeSSoby Mathew int arm_validate_power_state(unsigned int power_state, 702204afdeSSoby Mathew psci_power_state_t *req_state) 712204afdeSSoby Mathew { 722204afdeSSoby Mathew unsigned int state_id; 732204afdeSSoby Mathew int i; 742204afdeSSoby Mathew 75e02f469fSSathees Balya assert(req_state != NULL); 762204afdeSSoby Mathew 772204afdeSSoby Mathew /* 782204afdeSSoby Mathew * Currently we are using a linear search for finding the matching 792204afdeSSoby Mathew * entry in the idle power state array. This can be made a binary 802204afdeSSoby Mathew * search if the number of entries justify the additional complexity. 812204afdeSSoby Mathew */ 822204afdeSSoby Mathew for (i = 0; !!arm_pm_idle_states[i]; i++) { 832204afdeSSoby Mathew if (power_state == arm_pm_idle_states[i]) 842204afdeSSoby Mathew break; 852204afdeSSoby Mathew } 862204afdeSSoby Mathew 872204afdeSSoby Mathew /* Return error if entry not found in the idle state array */ 882204afdeSSoby Mathew if (!arm_pm_idle_states[i]) 892204afdeSSoby Mathew return PSCI_E_INVALID_PARAMS; 902204afdeSSoby Mathew 912204afdeSSoby Mathew i = 0; 922204afdeSSoby Mathew state_id = psci_get_pstate_id(power_state); 932204afdeSSoby Mathew 942204afdeSSoby Mathew /* Parse the State ID and populate the state info parameter */ 952204afdeSSoby Mathew while (state_id) { 962204afdeSSoby Mathew req_state->pwr_domain_state[i++] = state_id & 972204afdeSSoby Mathew ARM_LOCAL_PSTATE_MASK; 982204afdeSSoby Mathew state_id >>= ARM_LOCAL_PSTATE_WIDTH; 992204afdeSSoby Mathew } 1002204afdeSSoby Mathew 1012204afdeSSoby Mathew return PSCI_E_SUCCESS; 1022204afdeSSoby Mathew } 1032204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 104f9e858b1SSoby Mathew 105f9e858b1SSoby Mathew /******************************************************************************* 106f9e858b1SSoby Mathew * ARM standard platform handler called to check the validity of the non secure 10771e7a4e5SJeenu Viswambharan * entrypoint. Returns 0 if the entrypoint is valid, or -1 otherwise. 108f9e858b1SSoby Mathew ******************************************************************************/ 109f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint) 110f9e858b1SSoby Mathew { 111f9e858b1SSoby Mathew /* 112f9e858b1SSoby Mathew * Check if the non secure entrypoint lies within the non 113f9e858b1SSoby Mathew * secure DRAM. 114f9e858b1SSoby Mathew */ 115f9e858b1SSoby Mathew if ((entrypoint >= ARM_NS_DRAM1_BASE) && (entrypoint < 11671e7a4e5SJeenu Viswambharan (ARM_NS_DRAM1_BASE + ARM_NS_DRAM1_SIZE))) { 11771e7a4e5SJeenu Viswambharan return 0; 11871e7a4e5SJeenu Viswambharan } 119*402b3cf8SJulius Werner #ifdef __aarch64__ 120f9e858b1SSoby Mathew if ((entrypoint >= ARM_DRAM2_BASE) && (entrypoint < 12171e7a4e5SJeenu Viswambharan (ARM_DRAM2_BASE + ARM_DRAM2_SIZE))) { 12271e7a4e5SJeenu Viswambharan return 0; 12371e7a4e5SJeenu Viswambharan } 1247c7dffd8Sdp-arm #endif 125f9e858b1SSoby Mathew 12671e7a4e5SJeenu Viswambharan return -1; 12771e7a4e5SJeenu Viswambharan } 12871e7a4e5SJeenu Viswambharan 12971e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint) 13071e7a4e5SJeenu Viswambharan { 131e02f469fSSathees Balya return (arm_validate_ns_entrypoint(entrypoint) == 0) ? PSCI_E_SUCCESS : 13271e7a4e5SJeenu Viswambharan PSCI_E_INVALID_ADDRESS; 133f9e858b1SSoby Mathew } 134785fb92bSSoby Mathew 135c1bb8a05SSoby Mathew /****************************************************************************** 136e35a3fb5SSoby Mathew * Helper function to save the platform state before a system suspend. Save the 137e35a3fb5SSoby Mathew * state of the system components which are not in the Always ON power domain. 138e35a3fb5SSoby Mathew *****************************************************************************/ 139e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void) 140e35a3fb5SSoby Mathew { 141e35a3fb5SSoby Mathew /* Assert system power domain is available on the platform */ 142e35a3fb5SSoby Mathew assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); 143e35a3fb5SSoby Mathew 144e35a3fb5SSoby Mathew plat_arm_gic_save(); 145e35a3fb5SSoby Mathew 146e35a3fb5SSoby Mathew /* 14788a0523eSAntonio Nino Diaz * Unregister console now so that it is not registered for a second 14888a0523eSAntonio Nino Diaz * time during resume. 14988a0523eSAntonio Nino Diaz */ 15088a0523eSAntonio Nino Diaz arm_console_runtime_end(); 15188a0523eSAntonio Nino Diaz 15288a0523eSAntonio Nino Diaz /* 153e35a3fb5SSoby Mathew * All the other peripheral which are configured by ARM TF are 154e35a3fb5SSoby Mathew * re-initialized on resume from system suspend. Hence we 155e35a3fb5SSoby Mathew * don't save their state here. 156e35a3fb5SSoby Mathew */ 157e35a3fb5SSoby Mathew } 158e35a3fb5SSoby Mathew 159e35a3fb5SSoby Mathew /****************************************************************************** 160c1bb8a05SSoby Mathew * Helper function to resume the platform from system suspend. Reinitialize 161c1bb8a05SSoby Mathew * the system components which are not in the Always ON power domain. 162c1bb8a05SSoby Mathew * TODO: Unify the platform setup when waking up from cold boot and system 163c1bb8a05SSoby Mathew * resume in arm_bl31_platform_setup(). 164c1bb8a05SSoby Mathew *****************************************************************************/ 165c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void) 166c1bb8a05SSoby Mathew { 16788a0523eSAntonio Nino Diaz /* Initialize the console */ 16888a0523eSAntonio Nino Diaz arm_console_runtime_init(); 169c1bb8a05SSoby Mathew 170c1bb8a05SSoby Mathew /* Assert system power domain is available on the platform */ 171c1bb8a05SSoby Mathew assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); 172c1bb8a05SSoby Mathew 173e35a3fb5SSoby Mathew plat_arm_gic_resume(); 174e35a3fb5SSoby Mathew 175c1bb8a05SSoby Mathew plat_arm_security_setup(); 176c1bb8a05SSoby Mathew arm_configure_sys_timer(); 177c1bb8a05SSoby Mathew } 178c1bb8a05SSoby Mathew 179785fb92bSSoby Mathew /******************************************************************************* 1802a246d2eSDimitris Papastamos * ARM platform function to program the mailbox for a cpu before it is released 181785fb92bSSoby Mathew * from reset. This function assumes that the Trusted mail box base is within 182785fb92bSSoby Mathew * the ARM_SHARED_RAM region 183785fb92bSSoby Mathew ******************************************************************************/ 1842a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address) 185785fb92bSSoby Mathew { 186785fb92bSSoby Mathew uintptr_t *mailbox = (void *) PLAT_ARM_TRUSTED_MAILBOX_BASE; 187785fb92bSSoby Mathew 188785fb92bSSoby Mathew *mailbox = address; 189785fb92bSSoby Mathew 190785fb92bSSoby Mathew /* 191785fb92bSSoby Mathew * Ensure that the PLAT_ARM_TRUSTED_MAILBOX_BASE is within 192785fb92bSSoby Mathew * ARM_SHARED_RAM region. 193785fb92bSSoby Mathew */ 194785fb92bSSoby Mathew assert((PLAT_ARM_TRUSTED_MAILBOX_BASE >= ARM_SHARED_RAM_BASE) && 195785fb92bSSoby Mathew ((PLAT_ARM_TRUSTED_MAILBOX_BASE + sizeof(*mailbox)) <= \ 196785fb92bSSoby Mathew (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE))); 197785fb92bSSoby Mathew } 198785fb92bSSoby Mathew 199785fb92bSSoby Mathew /******************************************************************************* 200785fb92bSSoby Mathew * The ARM Standard platform definition of platform porting API 201785fb92bSSoby Mathew * `plat_setup_psci_ops`. 202785fb92bSSoby Mathew ******************************************************************************/ 2034d010d0dSDaniel Boulby int __init plat_setup_psci_ops(uintptr_t sec_entrypoint, 204785fb92bSSoby Mathew const plat_psci_ops_t **psci_ops) 205785fb92bSSoby Mathew { 2065486a965SSoby Mathew *psci_ops = plat_arm_psci_override_pm_ops(&plat_arm_psci_pm_ops); 207785fb92bSSoby Mathew 208785fb92bSSoby Mathew /* Setup mailbox with entry point. */ 2092a246d2eSDimitris Papastamos plat_arm_program_trusted_mailbox(sec_entrypoint); 210785fb92bSSoby Mathew return 0; 211785fb92bSSoby Mathew } 212