1b4315306SDan Handley /* 288a0523eSAntonio Nino Diaz * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <assert.h> 8b4315306SDan Handley #include <errno.h> 9*09d40e0eSAntonio Nino Diaz 10785fb92bSSoby Mathew #include <platform_def.h> 11*09d40e0eSAntonio Nino Diaz 12*09d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 13*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 14*09d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 15*09d40e0eSAntonio Nino Diaz 16*09d40e0eSAntonio Nino Diaz #include <arm_def.h> 17*09d40e0eSAntonio Nino Diaz #include <plat_arm.h> 18b4315306SDan Handley 192a246d2eSDimitris Papastamos /* Allow ARM Standard platforms to override these functions */ 202a246d2eSDimitris Papastamos #pragma weak plat_arm_program_trusted_mailbox 215486a965SSoby Mathew 222204afdeSSoby Mathew #if !ARM_RECOM_STATE_ID_ENC 23b4315306SDan Handley /******************************************************************************* 24b4315306SDan Handley * ARM standard platform handler called to check the validity of the power state 25b4315306SDan Handley * parameter. 26b4315306SDan Handley ******************************************************************************/ 2738dce70fSSoby Mathew int arm_validate_power_state(unsigned int power_state, 2838dce70fSSoby Mathew psci_power_state_t *req_state) 29b4315306SDan Handley { 302bc3dba9SAntonio Nino Diaz unsigned int pstate = psci_get_pstate_type(power_state); 312bc3dba9SAntonio Nino Diaz unsigned int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 322bc3dba9SAntonio Nino Diaz unsigned int i; 3338dce70fSSoby Mathew 34e02f469fSSathees Balya assert(req_state != NULL); 3538dce70fSSoby Mathew 3638dce70fSSoby Mathew if (pwr_lvl > PLAT_MAX_PWR_LVL) 37b4315306SDan Handley return PSCI_E_INVALID_PARAMS; 3838dce70fSSoby Mathew 3938dce70fSSoby Mathew /* Sanity check the requested state */ 4038dce70fSSoby Mathew if (pstate == PSTATE_TYPE_STANDBY) { 4138dce70fSSoby Mathew /* 4238dce70fSSoby Mathew * It's possible to enter standby only on power level 0 4338dce70fSSoby Mathew * Ignore any other power level. 4438dce70fSSoby Mathew */ 4538dce70fSSoby Mathew if (pwr_lvl != ARM_PWR_LVL0) 4638dce70fSSoby Mathew return PSCI_E_INVALID_PARAMS; 4738dce70fSSoby Mathew 4838dce70fSSoby Mathew req_state->pwr_domain_state[ARM_PWR_LVL0] = 4938dce70fSSoby Mathew ARM_LOCAL_STATE_RET; 5038dce70fSSoby Mathew } else { 5138dce70fSSoby Mathew for (i = ARM_PWR_LVL0; i <= pwr_lvl; i++) 5238dce70fSSoby Mathew req_state->pwr_domain_state[i] = 5338dce70fSSoby Mathew ARM_LOCAL_STATE_OFF; 54b4315306SDan Handley } 55b4315306SDan Handley 56b4315306SDan Handley /* 57b4315306SDan Handley * We expect the 'state id' to be zero. 58b4315306SDan Handley */ 592bc3dba9SAntonio Nino Diaz if (psci_get_pstate_id(power_state) != 0U) 60b4315306SDan Handley return PSCI_E_INVALID_PARAMS; 61b4315306SDan Handley 62b4315306SDan Handley return PSCI_E_SUCCESS; 63b4315306SDan Handley } 642204afdeSSoby Mathew 652204afdeSSoby Mathew #else 662204afdeSSoby Mathew /******************************************************************************* 672204afdeSSoby Mathew * ARM standard platform handler called to check the validity of the power 682204afdeSSoby Mathew * state parameter. The power state parameter has to be a composite power 692204afdeSSoby Mathew * state. 702204afdeSSoby Mathew ******************************************************************************/ 712204afdeSSoby Mathew int arm_validate_power_state(unsigned int power_state, 722204afdeSSoby Mathew psci_power_state_t *req_state) 732204afdeSSoby Mathew { 742204afdeSSoby Mathew unsigned int state_id; 752204afdeSSoby Mathew int i; 762204afdeSSoby Mathew 77e02f469fSSathees Balya assert(req_state != NULL); 782204afdeSSoby Mathew 792204afdeSSoby Mathew /* 802204afdeSSoby Mathew * Currently we are using a linear search for finding the matching 812204afdeSSoby Mathew * entry in the idle power state array. This can be made a binary 822204afdeSSoby Mathew * search if the number of entries justify the additional complexity. 832204afdeSSoby Mathew */ 842204afdeSSoby Mathew for (i = 0; !!arm_pm_idle_states[i]; i++) { 852204afdeSSoby Mathew if (power_state == arm_pm_idle_states[i]) 862204afdeSSoby Mathew break; 872204afdeSSoby Mathew } 882204afdeSSoby Mathew 892204afdeSSoby Mathew /* Return error if entry not found in the idle state array */ 902204afdeSSoby Mathew if (!arm_pm_idle_states[i]) 912204afdeSSoby Mathew return PSCI_E_INVALID_PARAMS; 922204afdeSSoby Mathew 932204afdeSSoby Mathew i = 0; 942204afdeSSoby Mathew state_id = psci_get_pstate_id(power_state); 952204afdeSSoby Mathew 962204afdeSSoby Mathew /* Parse the State ID and populate the state info parameter */ 972204afdeSSoby Mathew while (state_id) { 982204afdeSSoby Mathew req_state->pwr_domain_state[i++] = state_id & 992204afdeSSoby Mathew ARM_LOCAL_PSTATE_MASK; 1002204afdeSSoby Mathew state_id >>= ARM_LOCAL_PSTATE_WIDTH; 1012204afdeSSoby Mathew } 1022204afdeSSoby Mathew 1032204afdeSSoby Mathew return PSCI_E_SUCCESS; 1042204afdeSSoby Mathew } 1052204afdeSSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 106f9e858b1SSoby Mathew 107f9e858b1SSoby Mathew /******************************************************************************* 108f9e858b1SSoby Mathew * ARM standard platform handler called to check the validity of the non secure 10971e7a4e5SJeenu Viswambharan * entrypoint. Returns 0 if the entrypoint is valid, or -1 otherwise. 110f9e858b1SSoby Mathew ******************************************************************************/ 111f9e858b1SSoby Mathew int arm_validate_ns_entrypoint(uintptr_t entrypoint) 112f9e858b1SSoby Mathew { 113f9e858b1SSoby Mathew /* 114f9e858b1SSoby Mathew * Check if the non secure entrypoint lies within the non 115f9e858b1SSoby Mathew * secure DRAM. 116f9e858b1SSoby Mathew */ 117f9e858b1SSoby Mathew if ((entrypoint >= ARM_NS_DRAM1_BASE) && (entrypoint < 11871e7a4e5SJeenu Viswambharan (ARM_NS_DRAM1_BASE + ARM_NS_DRAM1_SIZE))) { 11971e7a4e5SJeenu Viswambharan return 0; 12071e7a4e5SJeenu Viswambharan } 1217c7dffd8Sdp-arm #ifndef AARCH32 122f9e858b1SSoby Mathew if ((entrypoint >= ARM_DRAM2_BASE) && (entrypoint < 12371e7a4e5SJeenu Viswambharan (ARM_DRAM2_BASE + ARM_DRAM2_SIZE))) { 12471e7a4e5SJeenu Viswambharan return 0; 12571e7a4e5SJeenu Viswambharan } 1267c7dffd8Sdp-arm #endif 127f9e858b1SSoby Mathew 12871e7a4e5SJeenu Viswambharan return -1; 12971e7a4e5SJeenu Viswambharan } 13071e7a4e5SJeenu Viswambharan 13171e7a4e5SJeenu Viswambharan int arm_validate_psci_entrypoint(uintptr_t entrypoint) 13271e7a4e5SJeenu Viswambharan { 133e02f469fSSathees Balya return (arm_validate_ns_entrypoint(entrypoint) == 0) ? PSCI_E_SUCCESS : 13471e7a4e5SJeenu Viswambharan PSCI_E_INVALID_ADDRESS; 135f9e858b1SSoby Mathew } 136785fb92bSSoby Mathew 137c1bb8a05SSoby Mathew /****************************************************************************** 138e35a3fb5SSoby Mathew * Helper function to save the platform state before a system suspend. Save the 139e35a3fb5SSoby Mathew * state of the system components which are not in the Always ON power domain. 140e35a3fb5SSoby Mathew *****************************************************************************/ 141e35a3fb5SSoby Mathew void arm_system_pwr_domain_save(void) 142e35a3fb5SSoby Mathew { 143e35a3fb5SSoby Mathew /* Assert system power domain is available on the platform */ 144e35a3fb5SSoby Mathew assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); 145e35a3fb5SSoby Mathew 146e35a3fb5SSoby Mathew plat_arm_gic_save(); 147e35a3fb5SSoby Mathew 148e35a3fb5SSoby Mathew /* 14988a0523eSAntonio Nino Diaz * Unregister console now so that it is not registered for a second 15088a0523eSAntonio Nino Diaz * time during resume. 15188a0523eSAntonio Nino Diaz */ 15288a0523eSAntonio Nino Diaz arm_console_runtime_end(); 15388a0523eSAntonio Nino Diaz 15488a0523eSAntonio Nino Diaz /* 155e35a3fb5SSoby Mathew * All the other peripheral which are configured by ARM TF are 156e35a3fb5SSoby Mathew * re-initialized on resume from system suspend. Hence we 157e35a3fb5SSoby Mathew * don't save their state here. 158e35a3fb5SSoby Mathew */ 159e35a3fb5SSoby Mathew } 160e35a3fb5SSoby Mathew 161e35a3fb5SSoby Mathew /****************************************************************************** 162c1bb8a05SSoby Mathew * Helper function to resume the platform from system suspend. Reinitialize 163c1bb8a05SSoby Mathew * the system components which are not in the Always ON power domain. 164c1bb8a05SSoby Mathew * TODO: Unify the platform setup when waking up from cold boot and system 165c1bb8a05SSoby Mathew * resume in arm_bl31_platform_setup(). 166c1bb8a05SSoby Mathew *****************************************************************************/ 167c1bb8a05SSoby Mathew void arm_system_pwr_domain_resume(void) 168c1bb8a05SSoby Mathew { 16988a0523eSAntonio Nino Diaz /* Initialize the console */ 17088a0523eSAntonio Nino Diaz arm_console_runtime_init(); 171c1bb8a05SSoby Mathew 172c1bb8a05SSoby Mathew /* Assert system power domain is available on the platform */ 173c1bb8a05SSoby Mathew assert(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL2); 174c1bb8a05SSoby Mathew 175e35a3fb5SSoby Mathew plat_arm_gic_resume(); 176e35a3fb5SSoby Mathew 177c1bb8a05SSoby Mathew plat_arm_security_setup(); 178c1bb8a05SSoby Mathew arm_configure_sys_timer(); 179c1bb8a05SSoby Mathew } 180c1bb8a05SSoby Mathew 181785fb92bSSoby Mathew /******************************************************************************* 1822a246d2eSDimitris Papastamos * ARM platform function to program the mailbox for a cpu before it is released 183785fb92bSSoby Mathew * from reset. This function assumes that the Trusted mail box base is within 184785fb92bSSoby Mathew * the ARM_SHARED_RAM region 185785fb92bSSoby Mathew ******************************************************************************/ 1862a246d2eSDimitris Papastamos void plat_arm_program_trusted_mailbox(uintptr_t address) 187785fb92bSSoby Mathew { 188785fb92bSSoby Mathew uintptr_t *mailbox = (void *) PLAT_ARM_TRUSTED_MAILBOX_BASE; 189785fb92bSSoby Mathew 190785fb92bSSoby Mathew *mailbox = address; 191785fb92bSSoby Mathew 192785fb92bSSoby Mathew /* 193785fb92bSSoby Mathew * Ensure that the PLAT_ARM_TRUSTED_MAILBOX_BASE is within 194785fb92bSSoby Mathew * ARM_SHARED_RAM region. 195785fb92bSSoby Mathew */ 196785fb92bSSoby Mathew assert((PLAT_ARM_TRUSTED_MAILBOX_BASE >= ARM_SHARED_RAM_BASE) && 197785fb92bSSoby Mathew ((PLAT_ARM_TRUSTED_MAILBOX_BASE + sizeof(*mailbox)) <= \ 198785fb92bSSoby Mathew (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE))); 199785fb92bSSoby Mathew } 200785fb92bSSoby Mathew 201785fb92bSSoby Mathew /******************************************************************************* 202785fb92bSSoby Mathew * The ARM Standard platform definition of platform porting API 203785fb92bSSoby Mathew * `plat_setup_psci_ops`. 204785fb92bSSoby Mathew ******************************************************************************/ 2054d010d0dSDaniel Boulby int __init plat_setup_psci_ops(uintptr_t sec_entrypoint, 206785fb92bSSoby Mathew const plat_psci_ops_t **psci_ops) 207785fb92bSSoby Mathew { 2085486a965SSoby Mathew *psci_ops = plat_arm_psci_override_pm_ops(&plat_arm_psci_pm_ops); 209785fb92bSSoby Mathew 210785fb92bSSoby Mathew /* Setup mailbox with entry point. */ 2112a246d2eSDimitris Papastamos plat_arm_program_trusted_mailbox(sec_entrypoint); 212785fb92bSSoby Mathew return 0; 213785fb92bSSoby Mathew } 214