1# 2# Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7ifeq (${ARCH}, aarch64) 8 # On ARM standard platorms, the TSP can execute from Trusted SRAM, Trusted 9 # DRAM (if available) or the TZC secured area of DRAM. 10 # Trusted SRAM is the default. 11 12 ARM_TSP_RAM_LOCATION := tsram 13 ifeq (${ARM_TSP_RAM_LOCATION}, tsram) 14 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_SRAM_ID 15 else ifeq (${ARM_TSP_RAM_LOCATION}, tdram) 16 ARM_TSP_RAM_LOCATION_ID = ARM_TRUSTED_DRAM_ID 17 else ifeq (${ARM_TSP_RAM_LOCATION}, dram) 18 ARM_TSP_RAM_LOCATION_ID = ARM_DRAM_ID 19 else 20 $(error "Unsupported ARM_TSP_RAM_LOCATION value") 21 endif 22 23 # Process flags 24 $(eval $(call add_define,ARM_TSP_RAM_LOCATION_ID)) 25 26 # Process ARM_BL31_IN_DRAM flag 27 ARM_BL31_IN_DRAM := 0 28 $(eval $(call assert_boolean,ARM_BL31_IN_DRAM)) 29 $(eval $(call add_define,ARM_BL31_IN_DRAM)) 30endif 31 32# For the original power-state parameter format, the State-ID can be encoded 33# according to the recommended encoding or zero. This flag determines which 34# State-ID encoding to be parsed. 35ARM_RECOM_STATE_ID_ENC := 0 36 37# If the PSCI_EXTENDED_STATE_ID is set, then ARM_RECOM_STATE_ID_ENC need to 38# be set. Else throw a build error. 39ifeq (${PSCI_EXTENDED_STATE_ID}, 1) 40 ifeq (${ARM_RECOM_STATE_ID_ENC}, 0) 41 $(error Build option ARM_RECOM_STATE_ID_ENC needs to be set if \ 42 PSCI_EXTENDED_STATE_ID is set for ARM platforms) 43 endif 44endif 45 46# Process ARM_RECOM_STATE_ID_ENC flag 47$(eval $(call assert_boolean,ARM_RECOM_STATE_ID_ENC)) 48$(eval $(call add_define,ARM_RECOM_STATE_ID_ENC)) 49 50# Process ARM_DISABLE_TRUSTED_WDOG flag 51# By default, Trusted Watchdog is always enabled unless SPIN_ON_BL1_EXIT is set 52ARM_DISABLE_TRUSTED_WDOG := 0 53ifeq (${SPIN_ON_BL1_EXIT}, 1) 54ARM_DISABLE_TRUSTED_WDOG := 1 55endif 56$(eval $(call assert_boolean,ARM_DISABLE_TRUSTED_WDOG)) 57$(eval $(call add_define,ARM_DISABLE_TRUSTED_WDOG)) 58 59# Process ARM_CONFIG_CNTACR 60ARM_CONFIG_CNTACR := 1 61$(eval $(call assert_boolean,ARM_CONFIG_CNTACR)) 62$(eval $(call add_define,ARM_CONFIG_CNTACR)) 63 64# Process ARM_BL31_IN_DRAM flag 65ARM_BL31_IN_DRAM := 0 66$(eval $(call assert_boolean,ARM_BL31_IN_DRAM)) 67$(eval $(call add_define,ARM_BL31_IN_DRAM)) 68 69# Process ARM_PLAT_MT flag 70ARM_PLAT_MT := 0 71$(eval $(call assert_boolean,ARM_PLAT_MT)) 72$(eval $(call add_define,ARM_PLAT_MT)) 73 74# Use translation tables library v2 by default 75ARM_XLAT_TABLES_LIB_V1 := 0 76$(eval $(call assert_boolean,ARM_XLAT_TABLES_LIB_V1)) 77$(eval $(call add_define,ARM_XLAT_TABLES_LIB_V1)) 78 79# Enable PSCI_STAT_COUNT/RESIDENCY APIs on ARM platforms 80ENABLE_PSCI_STAT := 1 81ENABLE_PMF := 1 82 83# On ARM platforms, separate the code and read-only data sections to allow 84# mapping the former as executable and the latter as execute-never. 85SEPARATE_CODE_AND_RODATA := 1 86 87# Enable new version of image loading on ARM platforms 88LOAD_IMAGE_V2 := 1 89 90PLAT_INCLUDES += -Iinclude/common/tbbr \ 91 -Iinclude/plat/arm/common 92 93ifeq (${ARCH}, aarch64) 94PLAT_INCLUDES += -Iinclude/plat/arm/common/aarch64 95endif 96 97PLAT_BL_COMMON_SOURCES += plat/arm/common/${ARCH}/arm_helpers.S \ 98 plat/arm/common/arm_common.c 99 100ifeq (${ARM_XLAT_TABLES_LIB_V1}, 1) 101PLAT_BL_COMMON_SOURCES += lib/xlat_tables/xlat_tables_common.c \ 102 lib/xlat_tables/${ARCH}/xlat_tables.c 103else 104include lib/xlat_tables_v2/xlat_tables.mk 105 106PLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS} 107endif 108 109BL1_SOURCES += drivers/arm/sp805/sp805.c \ 110 drivers/io/io_fip.c \ 111 drivers/io/io_memmap.c \ 112 drivers/io/io_storage.c \ 113 plat/arm/common/arm_bl1_setup.c \ 114 plat/arm/common/arm_io_storage.c 115ifdef EL3_PAYLOAD_BASE 116# Need the arm_program_trusted_mailbox() function to release secondary CPUs from 117# their holding pen 118BL1_SOURCES += plat/arm/common/arm_pm.c 119endif 120 121BL2_SOURCES += drivers/io/io_fip.c \ 122 drivers/io/io_memmap.c \ 123 drivers/io/io_storage.c \ 124 plat/arm/common/arm_bl2_setup.c \ 125 plat/arm/common/arm_io_storage.c 126ifeq (${LOAD_IMAGE_V2},1) 127# Because BL1/BL2 execute in AArch64 mode but BL32 in AArch32 we need to use 128# the AArch32 descriptors. 129ifeq (${JUNO_AARCH32_EL3_RUNTIME},1) 130BL2_SOURCES += plat/arm/common/aarch32/arm_bl2_mem_params_desc.c 131else 132BL2_SOURCES += plat/arm/common/${ARCH}/arm_bl2_mem_params_desc.c 133endif 134BL2_SOURCES += plat/arm/common/arm_image_load.c \ 135 common/desc_image_load.c 136endif 137 138BL2U_SOURCES += plat/arm/common/arm_bl2u_setup.c 139 140BL31_SOURCES += plat/arm/common/arm_bl31_setup.c \ 141 plat/arm/common/arm_pm.c \ 142 plat/arm/common/arm_topology.c \ 143 plat/common/plat_psci_common.c 144 145ifeq (${ENABLE_PMF}, 1) 146BL31_SOURCES += plat/arm/common/arm_sip_svc.c \ 147 lib/pmf/pmf_smc.c 148endif 149 150ifneq (${TRUSTED_BOARD_BOOT},0) 151 152 # By default, ARM platforms use RSA keys 153 KEY_ALG := rsa 154 155 # Include common TBB sources 156 AUTH_SOURCES := drivers/auth/auth_mod.c \ 157 drivers/auth/crypto_mod.c \ 158 drivers/auth/img_parser_mod.c \ 159 drivers/auth/tbbr/tbbr_cot.c \ 160 161 PLAT_INCLUDES += -Iinclude/bl1/tbbr 162 163 BL1_SOURCES += ${AUTH_SOURCES} \ 164 bl1/tbbr/tbbr_img_desc.c \ 165 plat/arm/common/arm_bl1_fwu.c \ 166 plat/common/tbbr/plat_tbbr.c 167 168 BL2_SOURCES += ${AUTH_SOURCES} \ 169 plat/common/tbbr/plat_tbbr.c 170 171 $(eval $(call FWU_FIP_ADD_IMG,NS_BL2U,--fwu)) 172 173 MBEDTLS_KEY_ALG := ${KEY_ALG} 174 175 # We expect to locate the *.mk files under the directories specified below 176 CRYPTO_LIB_MK := drivers/auth/mbedtls/mbedtls_crypto.mk 177 IMG_PARSER_LIB_MK := drivers/auth/mbedtls/mbedtls_x509.mk 178 179 $(info Including ${CRYPTO_LIB_MK}) 180 include ${CRYPTO_LIB_MK} 181 182 $(info Including ${IMG_PARSER_LIB_MK}) 183 include ${IMG_PARSER_LIB_MK} 184 185endif 186