xref: /rk3399_ARM-atf/plat/arm/common/arm_common.c (revision c3e70be1c1ad2a9d1d3aee187231f5088a880ae1)
1 /*
2  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 #include <arch.h>
7 #include <arch_helpers.h>
8 #include <arm_xlat_tables.h>
9 #include <assert.h>
10 #include <debug.h>
11 #include <mmio.h>
12 #include <plat_arm.h>
13 #include <platform_def.h>
14 
15 extern const mmap_region_t plat_arm_mmap[];
16 
17 /* Weak definitions may be overridden in specific ARM standard platform */
18 #pragma weak plat_get_ns_image_entrypoint
19 #pragma weak plat_arm_get_mmap
20 
21 /* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
22  * conflicts with the definition in plat/common. */
23 #if ERROR_DEPRECATED
24 #pragma weak plat_get_syscnt_freq2
25 #endif
26 
27 /*
28  * Set up the page tables for the generic and platform-specific memory regions.
29  * The extents of the generic memory regions are specified by the function
30  * arguments and consist of:
31  * - Trusted SRAM seen by the BL image;
32  * - Code section;
33  * - Read-only data section;
34  * - Coherent memory region, if applicable.
35  */
36 void arm_setup_page_tables(uintptr_t total_base,
37 			   size_t total_size,
38 			   uintptr_t code_start,
39 			   uintptr_t code_limit,
40 			   uintptr_t rodata_start,
41 			   uintptr_t rodata_limit
42 #if USE_COHERENT_MEM
43 			   ,
44 			   uintptr_t coh_start,
45 			   uintptr_t coh_limit
46 #endif
47 			   )
48 {
49 	/*
50 	 * Map the Trusted SRAM with appropriate memory attributes.
51 	 * Subsequent mappings will adjust the attributes for specific regions.
52 	 */
53 	VERBOSE("Trusted SRAM seen by this BL image: %p - %p\n",
54 		(void *) total_base, (void *) (total_base + total_size));
55 	mmap_add_region(total_base, total_base,
56 			total_size,
57 			MT_MEMORY | MT_RW | MT_SECURE);
58 
59 	/* Re-map the code section */
60 	VERBOSE("Code region: %p - %p\n",
61 		(void *) code_start, (void *) code_limit);
62 	mmap_add_region(code_start, code_start,
63 			code_limit - code_start,
64 			MT_CODE | MT_SECURE);
65 
66 	/* Re-map the read-only data section */
67 	VERBOSE("Read-only data region: %p - %p\n",
68 		(void *) rodata_start, (void *) rodata_limit);
69 	mmap_add_region(rodata_start, rodata_start,
70 			rodata_limit - rodata_start,
71 			MT_RO_DATA | MT_SECURE);
72 
73 #if USE_COHERENT_MEM
74 	/* Re-map the coherent memory region */
75 	VERBOSE("Coherent region: %p - %p\n",
76 		(void *) coh_start, (void *) coh_limit);
77 	mmap_add_region(coh_start, coh_start,
78 			coh_limit - coh_start,
79 			MT_DEVICE | MT_RW | MT_SECURE);
80 #endif
81 
82 	/* Now (re-)map the platform-specific memory regions */
83 	mmap_add(plat_arm_get_mmap());
84 
85 	/* Create the page tables to reflect the above mappings */
86 	init_xlat_tables();
87 }
88 
89 uintptr_t plat_get_ns_image_entrypoint(void)
90 {
91 #ifdef PRELOADED_BL33_BASE
92 	return PRELOADED_BL33_BASE;
93 #else
94 	return PLAT_ARM_NS_IMAGE_OFFSET;
95 #endif
96 }
97 
98 /*******************************************************************************
99  * Gets SPSR for BL32 entry
100  ******************************************************************************/
101 uint32_t arm_get_spsr_for_bl32_entry(void)
102 {
103 	/*
104 	 * The Secure Payload Dispatcher service is responsible for
105 	 * setting the SPSR prior to entry into the BL32 image.
106 	 */
107 	return 0;
108 }
109 
110 /*******************************************************************************
111  * Gets SPSR for BL33 entry
112  ******************************************************************************/
113 #ifndef AARCH32
114 uint32_t arm_get_spsr_for_bl33_entry(void)
115 {
116 	unsigned long el_status;
117 	unsigned int mode;
118 	uint32_t spsr;
119 
120 	/* Figure out what mode we enter the non-secure world in */
121 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
122 	el_status &= ID_AA64PFR0_ELX_MASK;
123 
124 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
125 
126 	/*
127 	 * TODO: Consider the possibility of specifying the SPSR in
128 	 * the FIP ToC and allowing the platform to have a say as
129 	 * well.
130 	 */
131 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
132 	return spsr;
133 }
134 #else
135 /*******************************************************************************
136  * Gets SPSR for BL33 entry
137  ******************************************************************************/
138 uint32_t arm_get_spsr_for_bl33_entry(void)
139 {
140 	unsigned int hyp_status, mode, spsr;
141 
142 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
143 
144 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
145 
146 	/*
147 	 * TODO: Consider the possibility of specifying the SPSR in
148 	 * the FIP ToC and allowing the platform to have a say as
149 	 * well.
150 	 */
151 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
152 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
153 	return spsr;
154 }
155 #endif /* AARCH32 */
156 
157 /*******************************************************************************
158  * Configures access to the system counter timer module.
159  ******************************************************************************/
160 #ifdef ARM_SYS_TIMCTL_BASE
161 void arm_configure_sys_timer(void)
162 {
163 	unsigned int reg_val;
164 
165 #if ARM_CONFIG_CNTACR
166 	reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
167 	reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
168 	reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
169 	mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
170 #endif /* ARM_CONFIG_CNTACR */
171 
172 	reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
173 	mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
174 }
175 #endif /* ARM_SYS_TIMCTL_BASE */
176 
177 /*******************************************************************************
178  * Returns ARM platform specific memory map regions.
179  ******************************************************************************/
180 const mmap_region_t *plat_arm_get_mmap(void)
181 {
182 	return plat_arm_mmap;
183 }
184 
185 #ifdef ARM_SYS_CNTCTL_BASE
186 
187 unsigned int plat_get_syscnt_freq2(void)
188 {
189 	unsigned int counter_base_frequency;
190 
191 	/* Read the frequency from Frequency modes table */
192 	counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
193 
194 	/* The first entry of the frequency modes table must not be 0 */
195 	if (counter_base_frequency == 0)
196 		panic();
197 
198 	return counter_base_frequency;
199 }
200 
201 #endif /* ARM_SYS_CNTCTL_BASE */
202