xref: /rk3399_ARM-atf/plat/arm/common/arm_common.c (revision 60e8f3cfd5910c59c9a573ce05bd61091336b09a)
1bc149bfcSSoby Mathew /*
2f1be00daSLouis Mayencourt  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3bc149bfcSSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5bc149bfcSSoby Mathew  */
609d40e0eSAntonio Nino Diaz 
709d40e0eSAntonio Nino Diaz #include <assert.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <platform_def.h>
1009d40e0eSAntonio Nino Diaz 
11bc149bfcSSoby Mathew #include <arch.h>
12bc149bfcSSoby Mathew #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <common/romlib.h>
1509d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h>
17bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1909d40e0eSAntonio Nino Diaz 
20bc149bfcSSoby Mathew /* Weak definitions may be overridden in specific ARM standard platform */
21bc149bfcSSoby Mathew #pragma weak plat_get_ns_image_entrypoint
22bc149bfcSSoby Mathew #pragma weak plat_arm_get_mmap
23bc149bfcSSoby Mathew 
24bc149bfcSSoby Mathew /* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
25bc149bfcSSoby Mathew  * conflicts with the definition in plat/common. */
26bc149bfcSSoby Mathew #pragma weak plat_get_syscnt_freq2
27bc149bfcSSoby Mathew 
28*60e8f3cfSPetre-Ionut Tudor /*******************************************************************************
29*60e8f3cfSPetre-Ionut Tudor  * Changes the memory attributes for the region of mapped memory where the BL
30*60e8f3cfSPetre-Ionut Tudor  * image's translation tables are located such that the tables will have
31*60e8f3cfSPetre-Ionut Tudor  * read-only permissions.
32*60e8f3cfSPetre-Ionut Tudor  ******************************************************************************/
33*60e8f3cfSPetre-Ionut Tudor #if PLAT_RO_XLAT_TABLES
34*60e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void)
35*60e8f3cfSPetre-Ionut Tudor {
36*60e8f3cfSPetre-Ionut Tudor 	int rc = xlat_make_tables_readonly();
37*60e8f3cfSPetre-Ionut Tudor 
38*60e8f3cfSPetre-Ionut Tudor 	if (rc != 0) {
39*60e8f3cfSPetre-Ionut Tudor 		ERROR("Failed to make translation tables read-only at EL%u.\n",
40*60e8f3cfSPetre-Ionut Tudor 		      get_current_el());
41*60e8f3cfSPetre-Ionut Tudor 		panic();
42*60e8f3cfSPetre-Ionut Tudor 	}
43*60e8f3cfSPetre-Ionut Tudor 
44*60e8f3cfSPetre-Ionut Tudor 	INFO("Translation tables are now read-only at EL%u.\n",
45*60e8f3cfSPetre-Ionut Tudor 	     get_current_el());
46*60e8f3cfSPetre-Ionut Tudor }
47*60e8f3cfSPetre-Ionut Tudor #endif
481eb735d7SRoberto Vargas 
491eb735d7SRoberto Vargas void arm_setup_romlib(void)
501eb735d7SRoberto Vargas {
511eb735d7SRoberto Vargas #if USE_ROMLIB
521eb735d7SRoberto Vargas 	if (!rom_lib_init(ROMLIB_VERSION))
531eb735d7SRoberto Vargas 		panic();
541eb735d7SRoberto Vargas #endif
551eb735d7SRoberto Vargas }
561eb735d7SRoberto Vargas 
57bc149bfcSSoby Mathew uintptr_t plat_get_ns_image_entrypoint(void)
58bc149bfcSSoby Mathew {
5948ac1df9SSoby Mathew #ifdef PRELOADED_BL33_BASE
6048ac1df9SSoby Mathew 	return PRELOADED_BL33_BASE;
6148ac1df9SSoby Mathew #else
62ece6fd2dSSandrine Bailleux 	return PLAT_ARM_NS_IMAGE_BASE;
6348ac1df9SSoby Mathew #endif
64bc149bfcSSoby Mathew }
65bc149bfcSSoby Mathew 
66bc149bfcSSoby Mathew /*******************************************************************************
67bc149bfcSSoby Mathew  * Gets SPSR for BL32 entry
68bc149bfcSSoby Mathew  ******************************************************************************/
69bc149bfcSSoby Mathew uint32_t arm_get_spsr_for_bl32_entry(void)
70bc149bfcSSoby Mathew {
71bc149bfcSSoby Mathew 	/*
72bc149bfcSSoby Mathew 	 * The Secure Payload Dispatcher service is responsible for
73bc149bfcSSoby Mathew 	 * setting the SPSR prior to entry into the BL32 image.
74bc149bfcSSoby Mathew 	 */
75bc149bfcSSoby Mathew 	return 0;
76bc149bfcSSoby Mathew }
77bc149bfcSSoby Mathew 
78bc149bfcSSoby Mathew /*******************************************************************************
79bc149bfcSSoby Mathew  * Gets SPSR for BL33 entry
80bc149bfcSSoby Mathew  ******************************************************************************/
81402b3cf8SJulius Werner #ifdef __aarch64__
82bc149bfcSSoby Mathew uint32_t arm_get_spsr_for_bl33_entry(void)
83bc149bfcSSoby Mathew {
84bc149bfcSSoby Mathew 	unsigned int mode;
85bc149bfcSSoby Mathew 	uint32_t spsr;
86bc149bfcSSoby Mathew 
87bc149bfcSSoby Mathew 	/* Figure out what mode we enter the non-secure world in */
88a0fee747SAntonio Nino Diaz 	mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
89bc149bfcSSoby Mathew 
90bc149bfcSSoby Mathew 	/*
91bc149bfcSSoby Mathew 	 * TODO: Consider the possibility of specifying the SPSR in
92bc149bfcSSoby Mathew 	 * the FIP ToC and allowing the platform to have a say as
93bc149bfcSSoby Mathew 	 * well.
94bc149bfcSSoby Mathew 	 */
95bc149bfcSSoby Mathew 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
96bc149bfcSSoby Mathew 	return spsr;
97bc149bfcSSoby Mathew }
98877cf3ffSSoby Mathew #else
99877cf3ffSSoby Mathew /*******************************************************************************
100877cf3ffSSoby Mathew  * Gets SPSR for BL33 entry
101877cf3ffSSoby Mathew  ******************************************************************************/
102877cf3ffSSoby Mathew uint32_t arm_get_spsr_for_bl33_entry(void)
103877cf3ffSSoby Mathew {
104877cf3ffSSoby Mathew 	unsigned int hyp_status, mode, spsr;
105877cf3ffSSoby Mathew 
106877cf3ffSSoby Mathew 	hyp_status = GET_VIRT_EXT(read_id_pfr1());
107877cf3ffSSoby Mathew 
108877cf3ffSSoby Mathew 	mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
109877cf3ffSSoby Mathew 
110877cf3ffSSoby Mathew 	/*
111877cf3ffSSoby Mathew 	 * TODO: Consider the possibility of specifying the SPSR in
112877cf3ffSSoby Mathew 	 * the FIP ToC and allowing the platform to have a say as
113877cf3ffSSoby Mathew 	 * well.
114877cf3ffSSoby Mathew 	 */
115877cf3ffSSoby Mathew 	spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
116877cf3ffSSoby Mathew 			SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
117877cf3ffSSoby Mathew 	return spsr;
118877cf3ffSSoby Mathew }
119402b3cf8SJulius Werner #endif /* __aarch64__ */
120bc149bfcSSoby Mathew 
121bc149bfcSSoby Mathew /*******************************************************************************
122bc149bfcSSoby Mathew  * Configures access to the system counter timer module.
123bc149bfcSSoby Mathew  ******************************************************************************/
124bc149bfcSSoby Mathew #ifdef ARM_SYS_TIMCTL_BASE
125bc149bfcSSoby Mathew void arm_configure_sys_timer(void)
126bc149bfcSSoby Mathew {
127bc149bfcSSoby Mathew 	unsigned int reg_val;
128bc149bfcSSoby Mathew 
129342d6220SSoby Mathew 	/* Read the frequency of the system counter */
130342d6220SSoby Mathew 	unsigned int freq_val = plat_get_syscnt_freq2();
131342d6220SSoby Mathew 
132bc149bfcSSoby Mathew #if ARM_CONFIG_CNTACR
133583e0791SAntonio Nino Diaz 	reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
134583e0791SAntonio Nino Diaz 	reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
135583e0791SAntonio Nino Diaz 	reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
136bc149bfcSSoby Mathew 	mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
137bc149bfcSSoby Mathew #endif /* ARM_CONFIG_CNTACR */
138bc149bfcSSoby Mathew 
139583e0791SAntonio Nino Diaz 	reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
140bc149bfcSSoby Mathew 	mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
141342d6220SSoby Mathew 
142342d6220SSoby Mathew 	/*
143342d6220SSoby Mathew 	 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
144342d6220SSoby Mathew 	 * system register initialized during psci_arch_setup() is different
145342d6220SSoby Mathew 	 * from this and has to be updated independently.
146342d6220SSoby Mathew 	 */
147342d6220SSoby Mathew 	mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
148342d6220SSoby Mathew 
149603b372eSSami Mujawar #if defined(PLAT_juno) || defined(PLAT_n1sdp)
150342d6220SSoby Mathew 	/*
151342d6220SSoby Mathew 	 * Initialize CNTFRQ register in Non-secure CNTBase frame.
152603b372eSSami Mujawar 	 * This is only required for Juno and N1SDP, because they do not
153603b372eSSami Mujawar 	 * follow ARM ARM in that the value updated in CNTFRQ is not
154603b372eSSami Mujawar 	 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
155342d6220SSoby Mathew 	 */
156932b3ae2SAntonio Nino Diaz 	mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
157342d6220SSoby Mathew #endif
158bc149bfcSSoby Mathew }
159bc149bfcSSoby Mathew #endif /* ARM_SYS_TIMCTL_BASE */
160bc149bfcSSoby Mathew 
161bc149bfcSSoby Mathew /*******************************************************************************
162bc149bfcSSoby Mathew  * Returns ARM platform specific memory map regions.
163bc149bfcSSoby Mathew  ******************************************************************************/
164bc149bfcSSoby Mathew const mmap_region_t *plat_arm_get_mmap(void)
165bc149bfcSSoby Mathew {
166bc149bfcSSoby Mathew 	return plat_arm_mmap;
167bc149bfcSSoby Mathew }
168bc149bfcSSoby Mathew 
169bc149bfcSSoby Mathew #ifdef ARM_SYS_CNTCTL_BASE
170bc149bfcSSoby Mathew 
171bc149bfcSSoby Mathew unsigned int plat_get_syscnt_freq2(void)
172bc149bfcSSoby Mathew {
173bc149bfcSSoby Mathew 	unsigned int counter_base_frequency;
174bc149bfcSSoby Mathew 
175bc149bfcSSoby Mathew 	/* Read the frequency from Frequency modes table */
176bc149bfcSSoby Mathew 	counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
177bc149bfcSSoby Mathew 
178bc149bfcSSoby Mathew 	/* The first entry of the frequency modes table must not be 0 */
179583e0791SAntonio Nino Diaz 	if (counter_base_frequency == 0U)
180bc149bfcSSoby Mathew 		panic();
181bc149bfcSSoby Mathew 
182bc149bfcSSoby Mathew 	return counter_base_frequency;
183bc149bfcSSoby Mathew }
184bc149bfcSSoby Mathew 
185bc149bfcSSoby Mathew #endif /* ARM_SYS_CNTCTL_BASE */
186781f4aacSJeenu Viswambharan 
187781f4aacSJeenu Viswambharan #if SDEI_SUPPORT
188781f4aacSJeenu Viswambharan /*
189781f4aacSJeenu Viswambharan  * Translate SDEI entry point to PA, and perform standard ARM entry point
190781f4aacSJeenu Viswambharan  * validation on it.
191781f4aacSJeenu Viswambharan  */
192781f4aacSJeenu Viswambharan int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
193781f4aacSJeenu Viswambharan {
194781f4aacSJeenu Viswambharan 	uint64_t par, pa;
195f1be00daSLouis Mayencourt 	u_register_t scr_el3;
196781f4aacSJeenu Viswambharan 
197781f4aacSJeenu Viswambharan 	/* Doing Non-secure address translation requires SCR_EL3.NS set */
198781f4aacSJeenu Viswambharan 	scr_el3 = read_scr_el3();
199781f4aacSJeenu Viswambharan 	write_scr_el3(scr_el3 | SCR_NS_BIT);
200781f4aacSJeenu Viswambharan 	isb();
201781f4aacSJeenu Viswambharan 
202781f4aacSJeenu Viswambharan 	assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
203781f4aacSJeenu Viswambharan 	if (client_mode == MODE_EL2) {
204781f4aacSJeenu Viswambharan 		/*
205781f4aacSJeenu Viswambharan 		 * Translate entry point to Physical Address using the EL2
206781f4aacSJeenu Viswambharan 		 * translation regime.
207781f4aacSJeenu Viswambharan 		 */
208781f4aacSJeenu Viswambharan 		ats1e2r(ep);
209781f4aacSJeenu Viswambharan 	} else {
210781f4aacSJeenu Viswambharan 		/*
211781f4aacSJeenu Viswambharan 		 * Translate entry point to Physical Address using the EL1&0
212781f4aacSJeenu Viswambharan 		 * translation regime, including stage 2.
213781f4aacSJeenu Viswambharan 		 */
214781f4aacSJeenu Viswambharan 		ats12e1r(ep);
215781f4aacSJeenu Viswambharan 	}
216781f4aacSJeenu Viswambharan 	isb();
217781f4aacSJeenu Viswambharan 	par = read_par_el1();
218781f4aacSJeenu Viswambharan 
219781f4aacSJeenu Viswambharan 	/* Restore original SCRL_EL3 */
220781f4aacSJeenu Viswambharan 	write_scr_el3(scr_el3);
221781f4aacSJeenu Viswambharan 	isb();
222781f4aacSJeenu Viswambharan 
223781f4aacSJeenu Viswambharan 	/* If the translation resulted in fault, return failure */
224781f4aacSJeenu Viswambharan 	if ((par & PAR_F_MASK) != 0)
225781f4aacSJeenu Viswambharan 		return -1;
226781f4aacSJeenu Viswambharan 
227781f4aacSJeenu Viswambharan 	/* Extract Physical Address from PAR */
228781f4aacSJeenu Viswambharan 	pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
229781f4aacSJeenu Viswambharan 
230781f4aacSJeenu Viswambharan 	/* Perform NS entry point validation on the physical address */
231781f4aacSJeenu Viswambharan 	return arm_validate_ns_entrypoint(pa);
232781f4aacSJeenu Viswambharan }
233781f4aacSJeenu Viswambharan #endif
234