1bc149bfcSSoby Mathew /* 2f1be00daSLouis Mayencourt * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3bc149bfcSSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5bc149bfcSSoby Mathew */ 609d40e0eSAntonio Nino Diaz 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz 909d40e0eSAntonio Nino Diaz #include <platform_def.h> 1009d40e0eSAntonio Nino Diaz 11bc149bfcSSoby Mathew #include <arch.h> 12bc149bfcSSoby Mathew #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <common/romlib.h> 1509d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 17bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1909d40e0eSAntonio Nino Diaz 20bc149bfcSSoby Mathew /* Weak definitions may be overridden in specific ARM standard platform */ 21bc149bfcSSoby Mathew #pragma weak plat_get_ns_image_entrypoint 22bc149bfcSSoby Mathew #pragma weak plat_arm_get_mmap 23bc149bfcSSoby Mathew 24bc149bfcSSoby Mathew /* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid 25bc149bfcSSoby Mathew * conflicts with the definition in plat/common. */ 26bc149bfcSSoby Mathew #pragma weak plat_get_syscnt_freq2 27bc149bfcSSoby Mathew 28*0e753437SManish V Badarkhe /* Get ARM SOC-ID */ 29*0e753437SManish V Badarkhe #pragma weak plat_arm_get_soc_id 30*0e753437SManish V Badarkhe 3160e8f3cfSPetre-Ionut Tudor /******************************************************************************* 3260e8f3cfSPetre-Ionut Tudor * Changes the memory attributes for the region of mapped memory where the BL 3360e8f3cfSPetre-Ionut Tudor * image's translation tables are located such that the tables will have 3460e8f3cfSPetre-Ionut Tudor * read-only permissions. 3560e8f3cfSPetre-Ionut Tudor ******************************************************************************/ 3660e8f3cfSPetre-Ionut Tudor #if PLAT_RO_XLAT_TABLES 3760e8f3cfSPetre-Ionut Tudor void arm_xlat_make_tables_readonly(void) 3860e8f3cfSPetre-Ionut Tudor { 3960e8f3cfSPetre-Ionut Tudor int rc = xlat_make_tables_readonly(); 4060e8f3cfSPetre-Ionut Tudor 4160e8f3cfSPetre-Ionut Tudor if (rc != 0) { 4260e8f3cfSPetre-Ionut Tudor ERROR("Failed to make translation tables read-only at EL%u.\n", 4360e8f3cfSPetre-Ionut Tudor get_current_el()); 4460e8f3cfSPetre-Ionut Tudor panic(); 4560e8f3cfSPetre-Ionut Tudor } 4660e8f3cfSPetre-Ionut Tudor 4760e8f3cfSPetre-Ionut Tudor INFO("Translation tables are now read-only at EL%u.\n", 4860e8f3cfSPetre-Ionut Tudor get_current_el()); 4960e8f3cfSPetre-Ionut Tudor } 5060e8f3cfSPetre-Ionut Tudor #endif 511eb735d7SRoberto Vargas 521eb735d7SRoberto Vargas void arm_setup_romlib(void) 531eb735d7SRoberto Vargas { 541eb735d7SRoberto Vargas #if USE_ROMLIB 551eb735d7SRoberto Vargas if (!rom_lib_init(ROMLIB_VERSION)) 561eb735d7SRoberto Vargas panic(); 571eb735d7SRoberto Vargas #endif 581eb735d7SRoberto Vargas } 591eb735d7SRoberto Vargas 60bc149bfcSSoby Mathew uintptr_t plat_get_ns_image_entrypoint(void) 61bc149bfcSSoby Mathew { 6248ac1df9SSoby Mathew #ifdef PRELOADED_BL33_BASE 6348ac1df9SSoby Mathew return PRELOADED_BL33_BASE; 6448ac1df9SSoby Mathew #else 65ece6fd2dSSandrine Bailleux return PLAT_ARM_NS_IMAGE_BASE; 6648ac1df9SSoby Mathew #endif 67bc149bfcSSoby Mathew } 68bc149bfcSSoby Mathew 69bc149bfcSSoby Mathew /******************************************************************************* 70bc149bfcSSoby Mathew * Gets SPSR for BL32 entry 71bc149bfcSSoby Mathew ******************************************************************************/ 72bc149bfcSSoby Mathew uint32_t arm_get_spsr_for_bl32_entry(void) 73bc149bfcSSoby Mathew { 74bc149bfcSSoby Mathew /* 75bc149bfcSSoby Mathew * The Secure Payload Dispatcher service is responsible for 76bc149bfcSSoby Mathew * setting the SPSR prior to entry into the BL32 image. 77bc149bfcSSoby Mathew */ 78bc149bfcSSoby Mathew return 0; 79bc149bfcSSoby Mathew } 80bc149bfcSSoby Mathew 81bc149bfcSSoby Mathew /******************************************************************************* 82bc149bfcSSoby Mathew * Gets SPSR for BL33 entry 83bc149bfcSSoby Mathew ******************************************************************************/ 84402b3cf8SJulius Werner #ifdef __aarch64__ 85bc149bfcSSoby Mathew uint32_t arm_get_spsr_for_bl33_entry(void) 86bc149bfcSSoby Mathew { 87bc149bfcSSoby Mathew unsigned int mode; 88bc149bfcSSoby Mathew uint32_t spsr; 89bc149bfcSSoby Mathew 90bc149bfcSSoby Mathew /* Figure out what mode we enter the non-secure world in */ 91a0fee747SAntonio Nino Diaz mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1; 92bc149bfcSSoby Mathew 93bc149bfcSSoby Mathew /* 94bc149bfcSSoby Mathew * TODO: Consider the possibility of specifying the SPSR in 95bc149bfcSSoby Mathew * the FIP ToC and allowing the platform to have a say as 96bc149bfcSSoby Mathew * well. 97bc149bfcSSoby Mathew */ 98bc149bfcSSoby Mathew spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 99bc149bfcSSoby Mathew return spsr; 100bc149bfcSSoby Mathew } 101877cf3ffSSoby Mathew #else 102877cf3ffSSoby Mathew /******************************************************************************* 103877cf3ffSSoby Mathew * Gets SPSR for BL33 entry 104877cf3ffSSoby Mathew ******************************************************************************/ 105877cf3ffSSoby Mathew uint32_t arm_get_spsr_for_bl33_entry(void) 106877cf3ffSSoby Mathew { 107877cf3ffSSoby Mathew unsigned int hyp_status, mode, spsr; 108877cf3ffSSoby Mathew 109877cf3ffSSoby Mathew hyp_status = GET_VIRT_EXT(read_id_pfr1()); 110877cf3ffSSoby Mathew 111877cf3ffSSoby Mathew mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 112877cf3ffSSoby Mathew 113877cf3ffSSoby Mathew /* 114877cf3ffSSoby Mathew * TODO: Consider the possibility of specifying the SPSR in 115877cf3ffSSoby Mathew * the FIP ToC and allowing the platform to have a say as 116877cf3ffSSoby Mathew * well. 117877cf3ffSSoby Mathew */ 118877cf3ffSSoby Mathew spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 119877cf3ffSSoby Mathew SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 120877cf3ffSSoby Mathew return spsr; 121877cf3ffSSoby Mathew } 122402b3cf8SJulius Werner #endif /* __aarch64__ */ 123bc149bfcSSoby Mathew 124bc149bfcSSoby Mathew /******************************************************************************* 125bc149bfcSSoby Mathew * Configures access to the system counter timer module. 126bc149bfcSSoby Mathew ******************************************************************************/ 127bc149bfcSSoby Mathew #ifdef ARM_SYS_TIMCTL_BASE 128bc149bfcSSoby Mathew void arm_configure_sys_timer(void) 129bc149bfcSSoby Mathew { 130bc149bfcSSoby Mathew unsigned int reg_val; 131bc149bfcSSoby Mathew 132342d6220SSoby Mathew /* Read the frequency of the system counter */ 133342d6220SSoby Mathew unsigned int freq_val = plat_get_syscnt_freq2(); 134342d6220SSoby Mathew 135bc149bfcSSoby Mathew #if ARM_CONFIG_CNTACR 136583e0791SAntonio Nino Diaz reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT); 137583e0791SAntonio Nino Diaz reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT); 138583e0791SAntonio Nino Diaz reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT); 139bc149bfcSSoby Mathew mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val); 140bc149bfcSSoby Mathew #endif /* ARM_CONFIG_CNTACR */ 141bc149bfcSSoby Mathew 142583e0791SAntonio Nino Diaz reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID)); 143bc149bfcSSoby Mathew mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val); 144342d6220SSoby Mathew 145342d6220SSoby Mathew /* 146342d6220SSoby Mathew * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ 147342d6220SSoby Mathew * system register initialized during psci_arch_setup() is different 148342d6220SSoby Mathew * from this and has to be updated independently. 149342d6220SSoby Mathew */ 150342d6220SSoby Mathew mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val); 151342d6220SSoby Mathew 152603b372eSSami Mujawar #if defined(PLAT_juno) || defined(PLAT_n1sdp) 153342d6220SSoby Mathew /* 154342d6220SSoby Mathew * Initialize CNTFRQ register in Non-secure CNTBase frame. 155603b372eSSami Mujawar * This is only required for Juno and N1SDP, because they do not 156603b372eSSami Mujawar * follow ARM ARM in that the value updated in CNTFRQ is not 157603b372eSSami Mujawar * reflected in CNTBASEN_CNTFRQ. Hence update the value manually. 158342d6220SSoby Mathew */ 159932b3ae2SAntonio Nino Diaz mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val); 160342d6220SSoby Mathew #endif 161bc149bfcSSoby Mathew } 162bc149bfcSSoby Mathew #endif /* ARM_SYS_TIMCTL_BASE */ 163bc149bfcSSoby Mathew 164bc149bfcSSoby Mathew /******************************************************************************* 165bc149bfcSSoby Mathew * Returns ARM platform specific memory map regions. 166bc149bfcSSoby Mathew ******************************************************************************/ 167bc149bfcSSoby Mathew const mmap_region_t *plat_arm_get_mmap(void) 168bc149bfcSSoby Mathew { 169bc149bfcSSoby Mathew return plat_arm_mmap; 170bc149bfcSSoby Mathew } 171bc149bfcSSoby Mathew 172bc149bfcSSoby Mathew #ifdef ARM_SYS_CNTCTL_BASE 173bc149bfcSSoby Mathew 174bc149bfcSSoby Mathew unsigned int plat_get_syscnt_freq2(void) 175bc149bfcSSoby Mathew { 176bc149bfcSSoby Mathew unsigned int counter_base_frequency; 177bc149bfcSSoby Mathew 178bc149bfcSSoby Mathew /* Read the frequency from Frequency modes table */ 179bc149bfcSSoby Mathew counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF); 180bc149bfcSSoby Mathew 181bc149bfcSSoby Mathew /* The first entry of the frequency modes table must not be 0 */ 182583e0791SAntonio Nino Diaz if (counter_base_frequency == 0U) 183bc149bfcSSoby Mathew panic(); 184bc149bfcSSoby Mathew 185bc149bfcSSoby Mathew return counter_base_frequency; 186bc149bfcSSoby Mathew } 187bc149bfcSSoby Mathew 188bc149bfcSSoby Mathew #endif /* ARM_SYS_CNTCTL_BASE */ 189781f4aacSJeenu Viswambharan 190781f4aacSJeenu Viswambharan #if SDEI_SUPPORT 191781f4aacSJeenu Viswambharan /* 192781f4aacSJeenu Viswambharan * Translate SDEI entry point to PA, and perform standard ARM entry point 193781f4aacSJeenu Viswambharan * validation on it. 194781f4aacSJeenu Viswambharan */ 195781f4aacSJeenu Viswambharan int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode) 196781f4aacSJeenu Viswambharan { 197781f4aacSJeenu Viswambharan uint64_t par, pa; 198f1be00daSLouis Mayencourt u_register_t scr_el3; 199781f4aacSJeenu Viswambharan 200781f4aacSJeenu Viswambharan /* Doing Non-secure address translation requires SCR_EL3.NS set */ 201781f4aacSJeenu Viswambharan scr_el3 = read_scr_el3(); 202781f4aacSJeenu Viswambharan write_scr_el3(scr_el3 | SCR_NS_BIT); 203781f4aacSJeenu Viswambharan isb(); 204781f4aacSJeenu Viswambharan 205781f4aacSJeenu Viswambharan assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1)); 206781f4aacSJeenu Viswambharan if (client_mode == MODE_EL2) { 207781f4aacSJeenu Viswambharan /* 208781f4aacSJeenu Viswambharan * Translate entry point to Physical Address using the EL2 209781f4aacSJeenu Viswambharan * translation regime. 210781f4aacSJeenu Viswambharan */ 211781f4aacSJeenu Viswambharan ats1e2r(ep); 212781f4aacSJeenu Viswambharan } else { 213781f4aacSJeenu Viswambharan /* 214781f4aacSJeenu Viswambharan * Translate entry point to Physical Address using the EL1&0 215781f4aacSJeenu Viswambharan * translation regime, including stage 2. 216781f4aacSJeenu Viswambharan */ 217781f4aacSJeenu Viswambharan ats12e1r(ep); 218781f4aacSJeenu Viswambharan } 219781f4aacSJeenu Viswambharan isb(); 220781f4aacSJeenu Viswambharan par = read_par_el1(); 221781f4aacSJeenu Viswambharan 222781f4aacSJeenu Viswambharan /* Restore original SCRL_EL3 */ 223781f4aacSJeenu Viswambharan write_scr_el3(scr_el3); 224781f4aacSJeenu Viswambharan isb(); 225781f4aacSJeenu Viswambharan 226781f4aacSJeenu Viswambharan /* If the translation resulted in fault, return failure */ 227781f4aacSJeenu Viswambharan if ((par & PAR_F_MASK) != 0) 228781f4aacSJeenu Viswambharan return -1; 229781f4aacSJeenu Viswambharan 230781f4aacSJeenu Viswambharan /* Extract Physical Address from PAR */ 231781f4aacSJeenu Viswambharan pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT)); 232781f4aacSJeenu Viswambharan 233781f4aacSJeenu Viswambharan /* Perform NS entry point validation on the physical address */ 234781f4aacSJeenu Viswambharan return arm_validate_ns_entrypoint(pa); 235781f4aacSJeenu Viswambharan } 236781f4aacSJeenu Viswambharan #endif 237*0e753437SManish V Badarkhe 238*0e753437SManish V Badarkhe /* 239*0e753437SManish V Badarkhe * Weak function to get ARM platform SOC-ID, Always return SOC-ID=0 240*0e753437SManish V Badarkhe * ToDo: Get proper SOC-ID for every ARM platform and define this 241*0e753437SManish V Badarkhe * function separately for every ARM platform. 242*0e753437SManish V Badarkhe */ 243*0e753437SManish V Badarkhe uint32_t plat_arm_get_soc_id(void) 244*0e753437SManish V Badarkhe { 245*0e753437SManish V Badarkhe return 0U; 246*0e753437SManish V Badarkhe } 247*0e753437SManish V Badarkhe 248*0e753437SManish V Badarkhe /* Get SOC version */ 249*0e753437SManish V Badarkhe int32_t plat_get_soc_version(void) 250*0e753437SManish V Badarkhe { 251*0e753437SManish V Badarkhe return (int32_t) 252*0e753437SManish V Badarkhe ((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT) 253*0e753437SManish V Badarkhe | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT) 254*0e753437SManish V Badarkhe | plat_arm_get_soc_id()); 255*0e753437SManish V Badarkhe } 256