1 /* 2 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 9 #include <arch.h> 10 #include <arch_features.h> 11 #include <arch_helpers.h> 12 #include <common/bl_common.h> 13 #include <common/debug.h> 14 #include <drivers/console.h> 15 #include <lib/debugfs.h> 16 #include <lib/extensions/ras.h> 17 #include <lib/fconf/fconf.h> 18 #include <lib/gpt_rme/gpt_rme.h> 19 #include <lib/mmio.h> 20 #if TRANSFER_LIST 21 #include <transfer_list.h> 22 #endif 23 #include <lib/xlat_tables/xlat_tables_compat.h> 24 #include <plat/arm/common/plat_arm.h> 25 #include <plat/common/platform.h> 26 #include <platform_def.h> 27 28 struct transfer_list_header *secure_tl; 29 struct transfer_list_header *ns_tl __unused; 30 31 #if USE_GIC_DRIVER == 3 32 const uintptr_t gicr_base_addrs[2] = { 33 PLAT_ARM_GICR_BASE, /* GICR Base address of the primary CPU */ 34 0U /* Zero Termination */ 35 }; 36 #endif 37 38 /* 39 * Placeholder variables for copying the arguments that have been passed to 40 * BL31 from BL2. 41 */ 42 static entry_point_info_t bl32_image_ep_info; 43 static entry_point_info_t bl33_image_ep_info; 44 45 #if ENABLE_RME 46 static entry_point_info_t rmm_image_ep_info; 47 #if (RME_GPT_BITLOCK_BLOCK == 0) 48 #define BITLOCK_BASE UL(0) 49 #define BITLOCK_SIZE UL(0) 50 #else 51 /* 52 * Number of bitlock_t entries in bitlocks array for PLAT_ARM_PPS 53 * with RME_GPT_BITLOCK_BLOCK * 512MB per bitlock. 54 */ 55 #if (PLAT_ARM_PPS > (RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8))) 56 #define BITLOCKS_NUM (PLAT_ARM_PPS) / \ 57 (RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8)) 58 #else 59 #define BITLOCKS_NUM U(1) 60 #endif 61 /* 62 * Bitlocks array 63 */ 64 static bitlock_t gpt_bitlock[BITLOCKS_NUM]; 65 #define BITLOCK_BASE (uintptr_t)gpt_bitlock 66 #define BITLOCK_SIZE sizeof(gpt_bitlock) 67 #endif /* RME_GPT_BITLOCK_BLOCK */ 68 #endif /* ENABLE_RME */ 69 70 #if !RESET_TO_BL31 71 /* 72 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page 73 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2. 74 */ 75 #if TRANSFER_LIST 76 CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows); 77 #else 78 CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows); 79 #endif /* TRANSFER_LIST */ 80 #endif /* RESET_TO_BL31 */ 81 82 /* Weak definitions may be overridden in specific ARM standard platform */ 83 #pragma weak bl31_early_platform_setup2 84 #pragma weak bl31_platform_setup 85 #pragma weak bl31_plat_arch_setup 86 #pragma weak bl31_plat_get_next_image_ep_info 87 #pragma weak bl31_plat_runtime_setup 88 89 #define MAP_BL31_TOTAL MAP_REGION_FLAT( \ 90 BL31_START, \ 91 BL31_END - BL31_START, \ 92 MT_MEMORY | MT_RW | EL3_PAS) 93 #if RECLAIM_INIT_CODE 94 IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE); 95 IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED); 96 IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED); 97 98 #define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \ 99 ~(PAGE_SIZE - 1)) 100 #define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \ 101 ~(PAGE_SIZE - 1)) 102 103 #define MAP_BL_INIT_CODE MAP_REGION_FLAT( \ 104 BL_INIT_CODE_BASE, \ 105 BL_INIT_CODE_END \ 106 - BL_INIT_CODE_BASE, \ 107 MT_CODE | EL3_PAS) 108 #endif 109 110 #if SEPARATE_NOBITS_REGION 111 #define MAP_BL31_NOBITS MAP_REGION_FLAT( \ 112 BL31_NOBITS_BASE, \ 113 BL31_NOBITS_LIMIT \ 114 - BL31_NOBITS_BASE, \ 115 MT_MEMORY | MT_RW | EL3_PAS) 116 117 #endif 118 /******************************************************************************* 119 * Return a pointer to the 'entry_point_info' structure of the next image for the 120 * security state specified. BL33 corresponds to the non-secure image type 121 * while BL32 corresponds to the secure image type. A NULL pointer is returned 122 * if the image does not exist. 123 ******************************************************************************/ 124 struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type) 125 { 126 entry_point_info_t *next_image_info; 127 128 assert(sec_state_is_valid(type)); 129 if (type == NON_SECURE) { 130 #if TRANSFER_LIST && !RESET_TO_BL31 131 next_image_info = transfer_list_set_handoff_args( 132 ns_tl, &bl33_image_ep_info); 133 #else 134 next_image_info = &bl33_image_ep_info; 135 #endif 136 } 137 #if ENABLE_RME 138 else if (type == REALM) { 139 next_image_info = &rmm_image_ep_info; 140 } 141 #endif 142 else { 143 #if TRANSFER_LIST && !RESET_TO_BL31 144 next_image_info = transfer_list_set_handoff_args( 145 secure_tl, &bl32_image_ep_info); 146 #else 147 next_image_info = &bl32_image_ep_info; 148 #endif 149 } 150 151 /* 152 * None of the images on the ARM development platforms can have 0x0 153 * as the entrypoint 154 */ 155 if (next_image_info->pc) 156 return next_image_info; 157 else 158 return NULL; 159 } 160 161 /******************************************************************************* 162 * Perform any BL31 early platform setup common to ARM standard platforms. 163 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1 164 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be 165 * done before the MMU is initialized so that the memory layout can be used 166 * while creating page tables. BL2 has flushed this information to memory, so 167 * we are guaranteed to pick up good data. 168 ******************************************************************************/ 169 void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1, 170 u_register_t arg2, u_register_t arg3) 171 { 172 #if TRANSFER_LIST 173 #if RESET_TO_BL31 174 /* Populate entry point information for BL33 */ 175 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 176 /* 177 * Tell BL31 where the non-trusted software image 178 * is located and the entry state information 179 */ 180 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint(); 181 182 bl33_image_ep_info.spsr = arm_get_spsr(BL33_IMAGE_ID); 183 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 184 185 bl33_image_ep_info.args.arg0 = PLAT_ARM_TRANSFER_LIST_DTB_OFFSET; 186 bl33_image_ep_info.args.arg1 = 187 TRANSFER_LIST_HANDOFF_X1_VALUE(REGISTER_CONVENTION_VERSION); 188 bl33_image_ep_info.args.arg3 = FW_NS_HANDOFF_BASE; 189 #else 190 struct transfer_list_entry *te = NULL; 191 struct entry_point_info *ep; 192 193 secure_tl = (struct transfer_list_header *)arg3; 194 195 /* 196 * Populate the global entry point structures used to execute subsequent 197 * images. 198 */ 199 while ((te = transfer_list_next(secure_tl, te)) != NULL) { 200 ep = transfer_list_entry_data(te); 201 202 if (te->tag_id == TL_TAG_EXEC_EP_INFO64) { 203 switch (GET_SECURITY_STATE(ep->h.attr)) { 204 case NON_SECURE: 205 bl33_image_ep_info = *ep; 206 break; 207 #if ENABLE_RME 208 case REALM: 209 rmm_image_ep_info = *ep; 210 break; 211 #endif 212 case SECURE: 213 bl32_image_ep_info = *ep; 214 break; 215 default: 216 ERROR("Unrecognized Image Security State %lu\n", 217 GET_SECURITY_STATE(ep->h.attr)); 218 panic(); 219 } 220 } 221 } 222 #endif /* RESET_TO_BL31 */ 223 #else /* (!TRANSFER_LIST) */ 224 #if RESET_TO_BL31 225 /* There are no parameters from BL2 if BL31 is a reset vector */ 226 assert((uintptr_t)arg0 == 0U); 227 assert((uintptr_t)arg3 == 0U); 228 229 # ifdef BL32_BASE 230 /* Populate entry point information for BL32 */ 231 SET_PARAM_HEAD(&bl32_image_ep_info, 232 PARAM_EP, 233 VERSION_1, 234 0); 235 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 236 bl32_image_ep_info.pc = BL32_BASE; 237 bl32_image_ep_info.spsr = arm_get_spsr(BL32_IMAGE_ID); 238 239 #if defined(SPD_spmd) 240 bl32_image_ep_info.args.arg0 = ARM_SPMC_MANIFEST_BASE; 241 #endif 242 243 # endif /* BL32_BASE */ 244 245 /* Populate entry point information for BL33 */ 246 SET_PARAM_HEAD(&bl33_image_ep_info, 247 PARAM_EP, 248 VERSION_1, 249 0); 250 /* 251 * Tell BL31 where the non-trusted software image 252 * is located and the entry state information 253 */ 254 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint(); 255 256 #if ARM_LINUX_KERNEL_AS_BL33 257 bl33_image_ep_info.args.arg0 = ARM_PRELOADED_DTB_BASE; 258 bl33_image_ep_info.args.arg1 = 0U; 259 bl33_image_ep_info.args.arg2 = 0U; 260 bl33_image_ep_info.args.arg3 = 0U; 261 #endif /* ARM_LINUX_KERNEL_AS_BL33 */ 262 263 bl33_image_ep_info.spsr = arm_get_spsr(BL33_IMAGE_ID); 264 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 265 266 #if ENABLE_RME 267 /* 268 * Populate entry point information for RMM. 269 * Only PC needs to be set as other fields are determined by RMMD. 270 */ 271 rmm_image_ep_info.pc = RMM_BASE; 272 #endif /* ENABLE_RME */ 273 #else /* RESET_TO_BL31 */ 274 /* 275 * In debug builds, we pass a special value in 'arg3' 276 * to verify platform parameters from BL2 to BL31. 277 * In release builds, it's not used. 278 */ 279 #if DEBUG 280 assert(((uintptr_t)arg3) == ARM_BL31_PLAT_PARAM_VAL); 281 #endif 282 283 /* 284 * Check params passed from BL2 should not be NULL, 285 */ 286 bl_params_t *params_from_bl2 = (bl_params_t *)(uintptr_t)arg0; 287 assert(params_from_bl2 != NULL); 288 assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 289 assert(params_from_bl2->h.version >= VERSION_2); 290 291 bl_params_node_t *bl_params = params_from_bl2->head; 292 293 /* 294 * Copy BL33, BL32 and RMM (if present), entry point information. 295 * They are stored in Secure RAM, in BL2's address space. 296 */ 297 while (bl_params != NULL) { 298 if (bl_params->image_id == BL32_IMAGE_ID) { 299 bl32_image_ep_info = *bl_params->ep_info; 300 #if SPMC_AT_EL3 301 /* 302 * Populate the BL32 image base, size and max limit in 303 * the entry point information, since there is no 304 * platform function to retrieve them in generic 305 * code. We choose arg2, arg3 and arg4 since the generic 306 * code uses arg1 for stashing the SP manifest size. The 307 * SPMC setup uses these arguments to update SP manifest 308 * with actual SP's base address and it size. 309 */ 310 bl32_image_ep_info.args.arg2 = 311 bl_params->image_info->image_base; 312 bl32_image_ep_info.args.arg3 = 313 bl_params->image_info->image_size; 314 bl32_image_ep_info.args.arg4 = 315 bl_params->image_info->image_base + 316 bl_params->image_info->image_max_size; 317 #endif 318 } 319 #if ENABLE_RME 320 else if (bl_params->image_id == RMM_IMAGE_ID) { 321 rmm_image_ep_info = *bl_params->ep_info; 322 } 323 #endif 324 else if (bl_params->image_id == BL33_IMAGE_ID) { 325 bl33_image_ep_info = *bl_params->ep_info; 326 } 327 328 bl_params = bl_params->next_params_info; 329 } 330 331 if (bl33_image_ep_info.pc == 0U) 332 panic(); 333 #if ENABLE_RME 334 if (rmm_image_ep_info.pc == 0U) 335 panic(); 336 #endif 337 #endif /* RESET_TO_BL31 */ 338 #endif /* TRANSFER_LIST */ 339 } 340 341 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 342 u_register_t arg2, u_register_t arg3) 343 { 344 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3); 345 346 /* 347 * Initialize Interconnect for this cluster during cold boot. 348 * No need for locks as no other CPU is active. 349 */ 350 plat_arm_interconnect_init(); 351 352 /* 353 * Enable Interconnect coherency for the primary CPU's cluster. 354 * Earlier bootloader stages might already do this (e.g. Trusted 355 * Firmware's BL1 does it) but we can't assume so. There is no harm in 356 * executing this code twice anyway. 357 * Platform specific PSCI code will enable coherency for other 358 * clusters. 359 */ 360 plat_arm_interconnect_enter_coherency(); 361 } 362 363 /******************************************************************************* 364 * Perform any BL31 platform setup common to ARM standard platforms 365 ******************************************************************************/ 366 void arm_bl31_platform_setup(void) 367 { 368 struct transfer_list_entry *te __unused; 369 370 #if TRANSFER_LIST && !RESET_TO_BL31 371 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE, 372 PLAT_ARM_FW_HANDOFF_SIZE); 373 if (ns_tl == NULL) { 374 ERROR("Non-secure transfer list initialisation failed!\n"); 375 panic(); 376 } 377 /* BL31 may modify the HW_CONFIG so defer copying it until later. */ 378 te = transfer_list_find(secure_tl, TL_TAG_FDT); 379 assert(te != NULL); 380 381 /* 382 * A pre-existing assumption is that FCONF is unsupported w/ RESET_TO_BL2 and 383 * RESET_TO_BL31. In the case of RESET_TO_BL31 this makes sense because there 384 * isn't a prior stage to load the device tree, but the reasoning for RESET_TO_BL2 is 385 * less clear. For the moment hardware properties that would normally be 386 * derived from the DT are statically defined. 387 */ 388 #if !RESET_TO_BL2 389 fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te)); 390 #endif 391 392 te = transfer_list_add(ns_tl, TL_TAG_FDT, te->data_size, 393 transfer_list_entry_data(te)); 394 assert(te != NULL); 395 396 te = transfer_list_find(secure_tl, TL_TAG_TPM_EVLOG); 397 if (te != NULL) { 398 te = transfer_list_add(ns_tl, TL_TAG_TPM_EVLOG, te->data_size, 399 transfer_list_entry_data(te)); 400 if (te == NULL) { 401 ERROR("Failed to load event log in Non-Secure transfer list\n"); 402 panic(); 403 } 404 } 405 #endif /* TRANSFER_LIST && !RESET_TO_BL31 */ 406 407 #if RESET_TO_BL31 408 /* 409 * Do initial security configuration to allow DRAM/device access 410 * (if earlier BL has not already done so). 411 */ 412 plat_arm_security_setup(); 413 414 #if defined(PLAT_ARM_MEM_PROT_ADDR) 415 arm_nor_psci_do_dyn_mem_protect(); 416 #endif /* PLAT_ARM_MEM_PROT_ADDR */ 417 418 #endif /* RESET_TO_BL31 */ 419 420 /* Enable and initialize the System level generic timer */ 421 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF, 422 CNTCR_FCREQ(0U) | CNTCR_EN); 423 424 /* Allow access to the System counter timer module */ 425 arm_configure_sys_timer(); 426 427 /* Initialize power controller before setting up topology */ 428 plat_arm_pwrc_setup(); 429 430 #if ENABLE_FEAT_RAS && FFH_SUPPORT 431 ras_init(); 432 #endif 433 434 #if USE_DEBUGFS 435 debugfs_init(); 436 #endif /* USE_DEBUGFS */ 437 438 #if USE_GIC_DRIVER == 3 439 gic_set_gicr_frames(gicr_base_addrs); 440 #endif 441 } 442 443 /******************************************************************************* 444 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM 445 * standard platforms 446 ******************************************************************************/ 447 void arm_bl31_plat_runtime_setup(void) 448 { 449 struct transfer_list_entry *te __unused; 450 /* Initialize the runtime console */ 451 arm_console_runtime_init(); 452 453 #if TRANSFER_LIST && !RESET_TO_BL31 454 /* 455 * We assume BL31 has added all TE's required by BL33 at this stage, ensure 456 * that data is visible to all observers by performing a flush operation, so 457 * they can access the updated data even if caching is not enabled. 458 */ 459 flush_dcache_range((uintptr_t)ns_tl, ns_tl->size); 460 #endif /* TRANSFER_LIST && !RESET_TO_BL31 */ 461 462 #if RECLAIM_INIT_CODE 463 arm_free_init_memory(); 464 #endif 465 466 #if PLAT_RO_XLAT_TABLES 467 arm_xlat_make_tables_readonly(); 468 #endif 469 } 470 471 #if RECLAIM_INIT_CODE 472 /* 473 * Make memory for image boot time code RW to reclaim it as stack for the 474 * secondary cores, or RO where it cannot be reclaimed: 475 * 476 * |-------- INIT SECTION --------| 477 * ----------------------------------------- 478 * | CORE 0 | CORE 1 | CORE 2 | EXTRA | 479 * | STACK | STACK | STACK | SPACE | 480 * ----------------------------------------- 481 * <-------------------> <------> 482 * MAKE RW AND XN MAKE 483 * FOR STACKS RO AND XN 484 */ 485 void arm_free_init_memory(void) 486 { 487 int ret = 0; 488 489 if (BL_STACKS_END < BL_INIT_CODE_END) { 490 /* Reclaim some of the init section as stack if possible. */ 491 if (BL_INIT_CODE_BASE < BL_STACKS_END) { 492 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE, 493 BL_STACKS_END - BL_INIT_CODE_BASE, 494 MT_RW_DATA); 495 } 496 /* Make the rest of the init section read-only. */ 497 ret |= xlat_change_mem_attributes(BL_STACKS_END, 498 BL_INIT_CODE_END - BL_STACKS_END, 499 MT_RO_DATA); 500 } else { 501 /* The stacks cover the init section, so reclaim it all. */ 502 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE, 503 BL_INIT_CODE_END - BL_INIT_CODE_BASE, 504 MT_RW_DATA); 505 } 506 507 if (ret != 0) { 508 ERROR("Could not reclaim initialization code"); 509 panic(); 510 } 511 } 512 #endif 513 514 void __init bl31_platform_setup(void) 515 { 516 arm_bl31_platform_setup(); 517 } 518 519 void bl31_plat_runtime_setup(void) 520 { 521 arm_bl31_plat_runtime_setup(); 522 } 523 524 /******************************************************************************* 525 * Perform the very early platform specific architectural setup shared between 526 * ARM standard platforms. This only does basic initialization. Later 527 * architectural setup (bl31_arch_setup()) does not do anything platform 528 * specific. 529 ******************************************************************************/ 530 void __init arm_bl31_plat_arch_setup(void) 531 { 532 const mmap_region_t bl_regions[] = { 533 MAP_BL31_TOTAL, 534 #if ENABLE_RME 535 ARM_MAP_L0_GPT_REGION, 536 #endif 537 #if RECLAIM_INIT_CODE 538 MAP_BL_INIT_CODE, 539 #endif 540 #if SEPARATE_NOBITS_REGION 541 MAP_BL31_NOBITS, 542 #endif 543 ARM_MAP_BL_RO, 544 #if USE_ROMLIB 545 ARM_MAP_ROMLIB_CODE, 546 ARM_MAP_ROMLIB_DATA, 547 #endif 548 #if USE_COHERENT_MEM 549 ARM_MAP_BL_COHERENT_RAM, 550 #endif 551 {0} 552 }; 553 554 setup_page_tables(bl_regions, plat_arm_get_mmap()); 555 556 enable_mmu_el3(0); 557 558 #if ENABLE_RME 559 #if RESET_TO_BL31 560 /* initialize GPT only when RME is enabled. */ 561 assert(is_feat_rme_present()); 562 563 /* Initialise and enable granule protection after MMU. */ 564 arm_gpt_setup(); 565 #endif /* RESET_TO_BL31 */ 566 /* 567 * Initialise Granule Protection library and enable GPC for the primary 568 * processor. The tables have already been initialized by a previous BL 569 * stage, so there is no need to provide any PAS here. This function 570 * sets up pointers to those tables. 571 */ 572 if (gpt_runtime_init(BITLOCK_BASE, BITLOCK_SIZE) < 0) { 573 ERROR("gpt_runtime_init() failed!\n"); 574 panic(); 575 } 576 #endif /* ENABLE_RME */ 577 578 arm_setup_romlib(); 579 } 580 581 void __init bl31_plat_arch_setup(void) 582 { 583 arm_bl31_plat_arch_setup(); 584 } 585