xref: /rk3399_ARM-atf/plat/arm/common/arm_bl31_setup.c (revision 2d3b44e3073e8d6ec49dde45ec353d6f41290917)
1 /*
2  * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 
9 #include <arch.h>
10 #include <arch_features.h>
11 #include <arch_helpers.h>
12 #include <common/bl_common.h>
13 #include <common/debug.h>
14 #include <drivers/console.h>
15 #include <lib/debugfs.h>
16 #include <lib/extensions/ras.h>
17 #include <lib/fconf/fconf.h>
18 #include <lib/gpt_rme/gpt_rme.h>
19 #include <lib/mmio.h>
20 #if TRANSFER_LIST
21 #include <lib/transfer_list.h>
22 #endif
23 #include <lib/xlat_tables/xlat_tables_compat.h>
24 #include <plat/arm/common/plat_arm.h>
25 #include <plat/common/platform.h>
26 #include <platform_def.h>
27 
28 struct transfer_list_header *secure_tl;
29 struct transfer_list_header *ns_tl __unused;
30 
31 /*
32  * Placeholder variables for copying the arguments that have been passed to
33  * BL31 from BL2.
34  */
35 static entry_point_info_t bl32_image_ep_info;
36 static entry_point_info_t bl33_image_ep_info;
37 
38 #if ENABLE_RME
39 static entry_point_info_t rmm_image_ep_info;
40 #if (RME_GPT_BITLOCK_BLOCK == 0)
41 #define BITLOCK_BASE	UL(0)
42 #define BITLOCK_SIZE	UL(0)
43 #else
44 /*
45  * Number of bitlock_t entries in bitlocks array for PLAT_ARM_PPS
46  * with RME_GPT_BITLOCK_BLOCK * 512MB per bitlock.
47  */
48 #if (PLAT_ARM_PPS > (RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8)))
49 #define BITLOCKS_NUM	(PLAT_ARM_PPS) /	\
50 			(RME_GPT_BITLOCK_BLOCK * SZ_512M * UL(8))
51 #else
52 #define BITLOCKS_NUM	U(1)
53 #endif
54 /*
55  * Bitlocks array
56  */
57 static bitlock_t gpt_bitlock[BITLOCKS_NUM];
58 #define BITLOCK_BASE	(uintptr_t)gpt_bitlock
59 #define BITLOCK_SIZE	sizeof(gpt_bitlock)
60 #endif /* RME_GPT_BITLOCK_BLOCK */
61 #endif /* ENABLE_RME */
62 
63 #if !RESET_TO_BL31
64 /*
65  * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
66  * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
67  */
68 #if TRANSFER_LIST
69 CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows);
70 #else
71 CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
72 #endif /* TRANSFER_LIST */
73 #endif /* RESET_TO_BL31 */
74 
75 /* Weak definitions may be overridden in specific ARM standard platform */
76 #pragma weak bl31_early_platform_setup2
77 #pragma weak bl31_platform_setup
78 #pragma weak bl31_plat_arch_setup
79 #pragma weak bl31_plat_get_next_image_ep_info
80 #pragma weak bl31_plat_runtime_setup
81 
82 #define MAP_BL31_TOTAL		MAP_REGION_FLAT(			\
83 					BL31_START,			\
84 					BL31_END - BL31_START,		\
85 					MT_MEMORY | MT_RW | EL3_PAS)
86 #if RECLAIM_INIT_CODE
87 IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
88 IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
89 IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
90 
91 #define	BL_INIT_CODE_END	((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
92 					~(PAGE_SIZE - 1))
93 #define	BL_STACKS_END		((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
94 					~(PAGE_SIZE - 1))
95 
96 #define MAP_BL_INIT_CODE	MAP_REGION_FLAT(			\
97 					BL_INIT_CODE_BASE,		\
98 					BL_INIT_CODE_END		\
99 						- BL_INIT_CODE_BASE,	\
100 					MT_CODE | EL3_PAS)
101 #endif
102 
103 #if SEPARATE_NOBITS_REGION
104 #define MAP_BL31_NOBITS		MAP_REGION_FLAT(			\
105 					BL31_NOBITS_BASE,		\
106 					BL31_NOBITS_LIMIT 		\
107 						- BL31_NOBITS_BASE,	\
108 					MT_MEMORY | MT_RW | EL3_PAS)
109 
110 #endif
111 /*******************************************************************************
112  * Return a pointer to the 'entry_point_info' structure of the next image for the
113  * security state specified. BL33 corresponds to the non-secure image type
114  * while BL32 corresponds to the secure image type. A NULL pointer is returned
115  * if the image does not exist.
116  ******************************************************************************/
117 struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
118 {
119 	entry_point_info_t *next_image_info;
120 
121 	assert(sec_state_is_valid(type));
122 	if (type == NON_SECURE) {
123 #if TRANSFER_LIST && !RESET_TO_BL31
124 		next_image_info = transfer_list_set_handoff_args(
125 			ns_tl, &bl33_image_ep_info);
126 #else
127 		next_image_info = &bl33_image_ep_info;
128 #endif
129 	}
130 #if ENABLE_RME
131 	else if (type == REALM) {
132 		next_image_info = &rmm_image_ep_info;
133 	}
134 #endif
135 	else {
136 		next_image_info = &bl32_image_ep_info;
137 	}
138 
139 	/*
140 	 * None of the images on the ARM development platforms can have 0x0
141 	 * as the entrypoint
142 	 */
143 	if (next_image_info->pc)
144 		return next_image_info;
145 	else
146 		return NULL;
147 }
148 
149 /*******************************************************************************
150  * Perform any BL31 early platform setup common to ARM standard platforms.
151  * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
152  * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
153  * done before the MMU is initialized so that the memory layout can be used
154  * while creating page tables. BL2 has flushed this information to memory, so
155  * we are guaranteed to pick up good data.
156  ******************************************************************************/
157 void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
158 					  u_register_t arg2, u_register_t arg3)
159 {
160 #if TRANSFER_LIST
161 #if RESET_TO_BL31
162 	/* Populate entry point information for BL33 */
163 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
164 	/*
165 	 * Tell BL31 where the non-trusted software image
166 	 * is located and the entry state information
167 	 */
168 	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
169 
170 	bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
171 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
172 
173 	bl33_image_ep_info.args.arg0 = PLAT_ARM_TRANSFER_LIST_DTB_OFFSET;
174 	bl33_image_ep_info.args.arg1 =
175 		TRANSFER_LIST_HANDOFF_X1_VALUE(REGISTER_CONVENTION_VERSION);
176 	bl33_image_ep_info.args.arg3 = FW_NS_HANDOFF_BASE;
177 #else
178 	struct transfer_list_entry *te = NULL;
179 	struct entry_point_info *ep;
180 
181 	secure_tl = (struct transfer_list_header *)arg3;
182 
183 	/*
184 	 * Populate the global entry point structures used to execute subsequent
185 	 * images.
186 	 */
187 	while ((te = transfer_list_next(secure_tl, te)) != NULL) {
188 		ep = transfer_list_entry_data(te);
189 
190 		if (te->tag_id == TL_TAG_EXEC_EP_INFO64) {
191 			switch (GET_SECURITY_STATE(ep->h.attr)) {
192 			case NON_SECURE:
193 				bl33_image_ep_info = *ep;
194 				break;
195 #if ENABLE_RME
196 			case REALM:
197 				rmm_image_ep_info = *ep;
198 				break;
199 #endif
200 			case SECURE:
201 				bl32_image_ep_info = *ep;
202 				break;
203 			default:
204 				ERROR("Unrecognized Image Security State %lu\n",
205 				      GET_SECURITY_STATE(ep->h.attr));
206 				panic();
207 			}
208 		}
209 	}
210 #endif /* RESET_TO_BL31 */
211 #else /* (!TRANSFER_LIST) */
212 #if RESET_TO_BL31
213 	/* There are no parameters from BL2 if BL31 is a reset vector */
214 	assert((void *)arg0 == NULL);
215 	assert((void *)arg3 == NULL);
216 
217 # ifdef BL32_BASE
218 	/* Populate entry point information for BL32 */
219 	SET_PARAM_HEAD(&bl32_image_ep_info,
220 				PARAM_EP,
221 				VERSION_1,
222 				0);
223 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
224 	bl32_image_ep_info.pc = BL32_BASE;
225 	bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
226 
227 #if defined(SPD_spmd)
228 	bl32_image_ep_info.args.arg0 = ARM_SPMC_MANIFEST_BASE;
229 #endif
230 
231 # endif /* BL32_BASE */
232 
233 	/* Populate entry point information for BL33 */
234 	SET_PARAM_HEAD(&bl33_image_ep_info,
235 				PARAM_EP,
236 				VERSION_1,
237 				0);
238 	/*
239 	 * Tell BL31 where the non-trusted software image
240 	 * is located and the entry state information
241 	 */
242 	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
243 
244 	bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
245 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
246 
247 #if ENABLE_RME
248 	/*
249 	 * Populate entry point information for RMM.
250 	 * Only PC needs to be set as other fields are determined by RMMD.
251 	 */
252 	rmm_image_ep_info.pc = RMM_BASE;
253 #endif /* ENABLE_RME */
254 #else /* RESET_TO_BL31 */
255 	/*
256 	 * In debug builds, we pass a special value in 'arg3'
257 	 * to verify platform parameters from BL2 to BL31.
258 	 * In release builds, it's not used.
259 	 */
260 	assert(((unsigned long long)arg3) == ARM_BL31_PLAT_PARAM_VAL);
261 
262 	/*
263 	 * Check params passed from BL2 should not be NULL,
264 	 */
265 	bl_params_t *params_from_bl2 = (bl_params_t *)arg0;
266 	assert(params_from_bl2 != NULL);
267 	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
268 	assert(params_from_bl2->h.version >= VERSION_2);
269 
270 	bl_params_node_t *bl_params = params_from_bl2->head;
271 
272 	/*
273 	 * Copy BL33, BL32 and RMM (if present), entry point information.
274 	 * They are stored in Secure RAM, in BL2's address space.
275 	 */
276 	while (bl_params != NULL) {
277 		if (bl_params->image_id == BL32_IMAGE_ID) {
278 			bl32_image_ep_info = *bl_params->ep_info;
279 #if SPMC_AT_EL3
280 			/*
281 			 * Populate the BL32 image base, size and max limit in
282 			 * the entry point information, since there is no
283 			 * platform function to retrieve them in generic
284 			 * code. We choose arg2, arg3 and arg4 since the generic
285 			 * code uses arg1 for stashing the SP manifest size. The
286 			 * SPMC setup uses these arguments to update SP manifest
287 			 * with actual SP's base address and it size.
288 			 */
289 			bl32_image_ep_info.args.arg2 =
290 				bl_params->image_info->image_base;
291 			bl32_image_ep_info.args.arg3 =
292 				bl_params->image_info->image_size;
293 			bl32_image_ep_info.args.arg4 =
294 				bl_params->image_info->image_base +
295 				bl_params->image_info->image_max_size;
296 #endif
297 		}
298 #if ENABLE_RME
299 		else if (bl_params->image_id == RMM_IMAGE_ID) {
300 			rmm_image_ep_info = *bl_params->ep_info;
301 		}
302 #endif
303 		else if (bl_params->image_id == BL33_IMAGE_ID) {
304 			bl33_image_ep_info = *bl_params->ep_info;
305 		}
306 
307 		bl_params = bl_params->next_params_info;
308 	}
309 
310 	if (bl33_image_ep_info.pc == 0U)
311 		panic();
312 #if ENABLE_RME
313 	if (rmm_image_ep_info.pc == 0U)
314 		panic();
315 #endif
316 #endif /* RESET_TO_BL31 */
317 
318 #if ARM_LINUX_KERNEL_AS_BL33
319 	/*
320 	 * According to the file ``Documentation/arm64/booting.txt`` of the
321 	 * Linux kernel tree, Linux expects the physical address of the device
322 	 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
323 	 * must be 0.
324 	 * Repurpose the option to load Hafnium hypervisor in the normal world.
325 	 * It expects its manifest address in x0. This is essentially the linux
326 	 * dts (passed to the primary VM) by adding 'hypervisor' and chosen
327 	 * nodes specifying the Hypervisor configuration.
328 	 */
329 #if RESET_TO_BL31
330 	bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
331 #else
332 	bl33_image_ep_info.args.arg0 = arg2;
333 #endif /* RESET_TO_BL31 */
334 	bl33_image_ep_info.args.arg1 = 0U;
335 	bl33_image_ep_info.args.arg2 = 0U;
336 	bl33_image_ep_info.args.arg3 = 0U;
337 #endif /* ARM_LINUX_KERNEL_AS_BL33 */
338 #endif /* TRANSFER_LIST */
339 }
340 
341 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
342 		u_register_t arg2, u_register_t arg3)
343 {
344 	arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
345 
346 	/*
347 	 * Initialize Interconnect for this cluster during cold boot.
348 	 * No need for locks as no other CPU is active.
349 	 */
350 	plat_arm_interconnect_init();
351 
352 	/*
353 	 * Enable Interconnect coherency for the primary CPU's cluster.
354 	 * Earlier bootloader stages might already do this (e.g. Trusted
355 	 * Firmware's BL1 does it) but we can't assume so. There is no harm in
356 	 * executing this code twice anyway.
357 	 * Platform specific PSCI code will enable coherency for other
358 	 * clusters.
359 	 */
360 	plat_arm_interconnect_enter_coherency();
361 }
362 
363 /*******************************************************************************
364  * Perform any BL31 platform setup common to ARM standard platforms
365  ******************************************************************************/
366 void arm_bl31_platform_setup(void)
367 {
368 	struct transfer_list_entry *te __unused;
369 
370 #if TRANSFER_LIST && !RESET_TO_BL31
371 	ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE,
372 				   PLAT_ARM_FW_HANDOFF_SIZE);
373 	if (ns_tl == NULL) {
374 		ERROR("Non-secure transfer list initialisation failed!\n");
375 		panic();
376 	}
377 	/* BL31 may modify the HW_CONFIG so defer copying it until later. */
378 	te = transfer_list_find(secure_tl, TL_TAG_FDT);
379 	assert(te != NULL);
380 
381 	/*
382 	 * A pre-existing assumption is that FCONF is unsupported w/ RESET_TO_BL2 and
383 	 * RESET_TO_BL31. In the case of RESET_TO_BL31 this makes sense because there
384 	 * isn't a prior stage to load the device tree, but the reasoning for RESET_TO_BL2 is
385 	 * less clear. For the moment hardware properties that would normally be
386 	 * derived from the DT are statically defined.
387 	 */
388 #if !RESET_TO_BL2
389 	fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te));
390 #endif
391 
392 	te = transfer_list_add(ns_tl, TL_TAG_FDT, te->data_size,
393 			       transfer_list_entry_data(te));
394 	assert(te != NULL);
395 #endif /* TRANSFER_LIST && !RESET_TO_BL31 */
396 
397 	/* Initialize the GIC driver, cpu and distributor interfaces */
398 	plat_arm_gic_driver_init();
399 	plat_arm_gic_init();
400 
401 #if RESET_TO_BL31
402 	/*
403 	 * Do initial security configuration to allow DRAM/device access
404 	 * (if earlier BL has not already done so).
405 	 */
406 	plat_arm_security_setup();
407 
408 #if defined(PLAT_ARM_MEM_PROT_ADDR)
409 	arm_nor_psci_do_dyn_mem_protect();
410 #endif /* PLAT_ARM_MEM_PROT_ADDR */
411 
412 #endif /* RESET_TO_BL31 */
413 
414 	/* Enable and initialize the System level generic timer */
415 	mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
416 			CNTCR_FCREQ(0U) | CNTCR_EN);
417 
418 	/* Allow access to the System counter timer module */
419 	arm_configure_sys_timer();
420 
421 	/* Initialize power controller before setting up topology */
422 	plat_arm_pwrc_setup();
423 
424 #if ENABLE_FEAT_RAS && FFH_SUPPORT
425 	ras_init();
426 #endif
427 
428 #if USE_DEBUGFS
429 	debugfs_init();
430 #endif /* USE_DEBUGFS */
431 }
432 
433 /*******************************************************************************
434  * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
435  * standard platforms
436  ******************************************************************************/
437 void arm_bl31_plat_runtime_setup(void)
438 {
439 	struct transfer_list_entry *te __unused;
440 	/* Initialize the runtime console */
441 	arm_console_runtime_init();
442 
443 #if TRANSFER_LIST && !RESET_TO_BL31
444 	/*
445 	 * We assume BL31 has added all TE's required by BL33 at this stage, ensure
446 	 * that data is visible to all observers by performing a flush operation, so
447 	 * they can access the updated data even if caching is not enabled.
448 	 */
449 	flush_dcache_range((uintptr_t)ns_tl, ns_tl->size);
450 #endif /* TRANSFER_LIST && !RESET_TO_BL31 */
451 
452 #if RECLAIM_INIT_CODE
453 	arm_free_init_memory();
454 #endif
455 
456 #if PLAT_RO_XLAT_TABLES
457 	arm_xlat_make_tables_readonly();
458 #endif
459 }
460 
461 #if RECLAIM_INIT_CODE
462 /*
463  * Make memory for image boot time code RW to reclaim it as stack for the
464  * secondary cores, or RO where it cannot be reclaimed:
465  *
466  *            |-------- INIT SECTION --------|
467  *  -----------------------------------------
468  * |  CORE 0  |  CORE 1  |  CORE 2  | EXTRA  |
469  * |  STACK   |  STACK   |  STACK   | SPACE  |
470  *  -----------------------------------------
471  *             <-------------------> <------>
472  *                MAKE RW AND XN       MAKE
473  *                  FOR STACKS       RO AND XN
474  */
475 void arm_free_init_memory(void)
476 {
477 	int ret = 0;
478 
479 	if (BL_STACKS_END < BL_INIT_CODE_END) {
480 		/* Reclaim some of the init section as stack if possible. */
481 		if (BL_INIT_CODE_BASE < BL_STACKS_END) {
482 			ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
483 					BL_STACKS_END - BL_INIT_CODE_BASE,
484 					MT_RW_DATA);
485 		}
486 		/* Make the rest of the init section read-only. */
487 		ret |= xlat_change_mem_attributes(BL_STACKS_END,
488 				BL_INIT_CODE_END - BL_STACKS_END,
489 				MT_RO_DATA);
490 	} else {
491 		/* The stacks cover the init section, so reclaim it all. */
492 		ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
493 				BL_INIT_CODE_END - BL_INIT_CODE_BASE,
494 				MT_RW_DATA);
495 	}
496 
497 	if (ret != 0) {
498 		ERROR("Could not reclaim initialization code");
499 		panic();
500 	}
501 }
502 #endif
503 
504 void __init bl31_platform_setup(void)
505 {
506 	arm_bl31_platform_setup();
507 }
508 
509 void bl31_plat_runtime_setup(void)
510 {
511 	arm_bl31_plat_runtime_setup();
512 }
513 
514 /*******************************************************************************
515  * Perform the very early platform specific architectural setup shared between
516  * ARM standard platforms. This only does basic initialization. Later
517  * architectural setup (bl31_arch_setup()) does not do anything platform
518  * specific.
519  ******************************************************************************/
520 void __init arm_bl31_plat_arch_setup(void)
521 {
522 	const mmap_region_t bl_regions[] = {
523 		MAP_BL31_TOTAL,
524 #if ENABLE_RME
525 		ARM_MAP_L0_GPT_REGION,
526 #endif
527 #if RECLAIM_INIT_CODE
528 		MAP_BL_INIT_CODE,
529 #endif
530 #if SEPARATE_NOBITS_REGION
531 		MAP_BL31_NOBITS,
532 #endif
533 		ARM_MAP_BL_RO,
534 #if USE_ROMLIB
535 		ARM_MAP_ROMLIB_CODE,
536 		ARM_MAP_ROMLIB_DATA,
537 #endif
538 #if USE_COHERENT_MEM
539 		ARM_MAP_BL_COHERENT_RAM,
540 #endif
541 		{0}
542 	};
543 
544 	setup_page_tables(bl_regions, plat_arm_get_mmap());
545 
546 	enable_mmu_el3(0);
547 
548 #if ENABLE_RME
549 #if RESET_TO_BL31
550 	/*  initialize GPT only when RME is enabled. */
551 	assert(is_feat_rme_present());
552 
553 	/* Initialise and enable granule protection after MMU. */
554 	arm_gpt_setup();
555 #endif /* RESET_TO_BL31 */
556 	/*
557 	 * Initialise Granule Protection library and enable GPC for the primary
558 	 * processor. The tables have already been initialized by a previous BL
559 	 * stage, so there is no need to provide any PAS here. This function
560 	 * sets up pointers to those tables.
561 	 */
562 	if (gpt_runtime_init(BITLOCK_BASE, BITLOCK_SIZE) < 0) {
563 		ERROR("gpt_runtime_init() failed!\n");
564 		panic();
565 	}
566 #endif /* ENABLE_RME */
567 
568 	arm_setup_romlib();
569 }
570 
571 void __init bl31_plat_arch_setup(void)
572 {
573 	arm_bl31_plat_arch_setup();
574 }
575