1 /* 2 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #include <arch_helpers.h> 32 #include <arm_def.h> 33 #include <assert.h> 34 #include <bl_common.h> 35 #include <console.h> 36 #include <debug.h> 37 #include <desc_image_load.h> 38 #include <plat_arm.h> 39 #include <platform_def.h> 40 #include <string.h> 41 42 #if USE_COHERENT_MEM 43 /* 44 * The next 2 constants identify the extents of the coherent memory region. 45 * These addresses are used by the MMU setup code and therefore they must be 46 * page-aligned. It is the responsibility of the linker script to ensure that 47 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to 48 * page-aligned addresses. 49 */ 50 #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) 51 #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) 52 #endif 53 54 /* Data structure which holds the extents of the trusted SRAM for BL2 */ 55 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 56 57 /* Weak definitions may be overridden in specific ARM standard platform */ 58 #pragma weak bl2_early_platform_setup 59 #pragma weak bl2_platform_setup 60 #pragma weak bl2_plat_arch_setup 61 #pragma weak bl2_plat_sec_mem_layout 62 63 #if LOAD_IMAGE_V2 64 65 #pragma weak bl2_plat_handle_post_image_load 66 67 #else /* LOAD_IMAGE_V2 */ 68 69 /******************************************************************************* 70 * This structure represents the superset of information that is passed to 71 * BL31, e.g. while passing control to it from BL2, bl31_params 72 * and other platform specific params 73 ******************************************************************************/ 74 typedef struct bl2_to_bl31_params_mem { 75 bl31_params_t bl31_params; 76 image_info_t bl31_image_info; 77 image_info_t bl32_image_info; 78 image_info_t bl33_image_info; 79 entry_point_info_t bl33_ep_info; 80 entry_point_info_t bl32_ep_info; 81 entry_point_info_t bl31_ep_info; 82 } bl2_to_bl31_params_mem_t; 83 84 85 static bl2_to_bl31_params_mem_t bl31_params_mem; 86 87 88 /* Weak definitions may be overridden in specific ARM standard platform */ 89 #pragma weak bl2_plat_get_bl31_params 90 #pragma weak bl2_plat_get_bl31_ep_info 91 #pragma weak bl2_plat_flush_bl31_params 92 #pragma weak bl2_plat_set_bl31_ep_info 93 #pragma weak bl2_plat_get_scp_bl2_meminfo 94 #pragma weak bl2_plat_get_bl32_meminfo 95 #pragma weak bl2_plat_set_bl32_ep_info 96 #pragma weak bl2_plat_get_bl33_meminfo 97 #pragma weak bl2_plat_set_bl33_ep_info 98 99 #if ARM_BL31_IN_DRAM 100 meminfo_t *bl2_plat_sec_mem_layout(void) 101 { 102 static meminfo_t bl2_dram_layout 103 __aligned(CACHE_WRITEBACK_GRANULE) = { 104 .total_base = BL31_BASE, 105 .total_size = (ARM_AP_TZC_DRAM1_BASE + 106 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE, 107 .free_base = BL31_BASE, 108 .free_size = (ARM_AP_TZC_DRAM1_BASE + 109 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE 110 }; 111 112 return &bl2_dram_layout; 113 } 114 #else 115 meminfo_t *bl2_plat_sec_mem_layout(void) 116 { 117 return &bl2_tzram_layout; 118 } 119 #endif /* ARM_BL31_IN_DRAM */ 120 121 /******************************************************************************* 122 * This function assigns a pointer to the memory that the platform has kept 123 * aside to pass platform specific and trusted firmware related information 124 * to BL31. This memory is allocated by allocating memory to 125 * bl2_to_bl31_params_mem_t structure which is a superset of all the 126 * structure whose information is passed to BL31 127 * NOTE: This function should be called only once and should be done 128 * before generating params to BL31 129 ******************************************************************************/ 130 bl31_params_t *bl2_plat_get_bl31_params(void) 131 { 132 bl31_params_t *bl2_to_bl31_params; 133 134 /* 135 * Initialise the memory for all the arguments that needs to 136 * be passed to BL31 137 */ 138 memset(&bl31_params_mem, 0, sizeof(bl2_to_bl31_params_mem_t)); 139 140 /* Assign memory for TF related information */ 141 bl2_to_bl31_params = &bl31_params_mem.bl31_params; 142 SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); 143 144 /* Fill BL31 related information */ 145 bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info; 146 SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, 147 VERSION_1, 0); 148 149 /* Fill BL32 related information if it exists */ 150 #ifdef BL32_BASE 151 bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info; 152 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP, 153 VERSION_1, 0); 154 bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info; 155 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY, 156 VERSION_1, 0); 157 #endif /* BL32_BASE */ 158 159 /* Fill BL33 related information */ 160 bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info; 161 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, 162 PARAM_EP, VERSION_1, 0); 163 164 /* BL33 expects to receive the primary CPU MPID (through x0) */ 165 bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr(); 166 167 bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info; 168 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, 169 VERSION_1, 0); 170 171 return bl2_to_bl31_params; 172 } 173 174 /* Flush the TF params and the TF plat params */ 175 void bl2_plat_flush_bl31_params(void) 176 { 177 flush_dcache_range((unsigned long)&bl31_params_mem, 178 sizeof(bl2_to_bl31_params_mem_t)); 179 } 180 181 /******************************************************************************* 182 * This function returns a pointer to the shared memory that the platform 183 * has kept to point to entry point information of BL31 to BL2 184 ******************************************************************************/ 185 struct entry_point_info *bl2_plat_get_bl31_ep_info(void) 186 { 187 #if DEBUG 188 bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL; 189 #endif 190 191 return &bl31_params_mem.bl31_ep_info; 192 } 193 #endif /* LOAD_IMAGE_V2 */ 194 195 /******************************************************************************* 196 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 197 * in x0. This memory layout is sitting at the base of the free trusted SRAM. 198 * Copy it to a safe location before its reclaimed by later BL2 functionality. 199 ******************************************************************************/ 200 void arm_bl2_early_platform_setup(meminfo_t *mem_layout) 201 { 202 /* Initialize the console to provide early debug support */ 203 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, 204 ARM_CONSOLE_BAUDRATE); 205 206 /* Setup the BL2 memory layout */ 207 bl2_tzram_layout = *mem_layout; 208 209 /* Initialise the IO layer and register platform IO devices */ 210 plat_arm_io_setup(); 211 } 212 213 void bl2_early_platform_setup(meminfo_t *mem_layout) 214 { 215 arm_bl2_early_platform_setup(mem_layout); 216 } 217 218 /* 219 * Perform ARM standard platform setup. 220 */ 221 void arm_bl2_platform_setup(void) 222 { 223 /* Initialize the secure environment */ 224 plat_arm_security_setup(); 225 } 226 227 void bl2_platform_setup(void) 228 { 229 arm_bl2_platform_setup(); 230 } 231 232 /******************************************************************************* 233 * Perform the very early platform specific architectural setup here. At the 234 * moment this is only initializes the mmu in a quick and dirty way. 235 ******************************************************************************/ 236 void arm_bl2_plat_arch_setup(void) 237 { 238 arm_setup_page_tables(bl2_tzram_layout.total_base, 239 bl2_tzram_layout.total_size, 240 BL_CODE_BASE, 241 BL_CODE_END, 242 BL_RO_DATA_BASE, 243 BL_RO_DATA_END 244 #if USE_COHERENT_MEM 245 , BL2_COHERENT_RAM_BASE, 246 BL2_COHERENT_RAM_LIMIT 247 #endif 248 ); 249 250 #ifdef AARCH32 251 enable_mmu_secure(0); 252 #else 253 enable_mmu_el1(0); 254 #endif 255 } 256 257 void bl2_plat_arch_setup(void) 258 { 259 arm_bl2_plat_arch_setup(); 260 } 261 262 #if LOAD_IMAGE_V2 263 /******************************************************************************* 264 * This function can be used by the platforms to update/use image 265 * information for given `image_id`. 266 ******************************************************************************/ 267 int bl2_plat_handle_post_image_load(unsigned int image_id) 268 { 269 int err = 0; 270 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 271 assert(bl_mem_params); 272 273 switch (image_id) { 274 #ifdef AARCH64 275 case BL32_IMAGE_ID: 276 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 277 break; 278 #endif 279 280 case BL33_IMAGE_ID: 281 /* BL33 expects to receive the primary CPU MPID (through r0) */ 282 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 283 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 284 break; 285 286 #ifdef SCP_BL2_BASE 287 case SCP_BL2_IMAGE_ID: 288 /* The subsequent handling of SCP_BL2 is platform specific */ 289 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 290 if (err) { 291 WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 292 } 293 break; 294 #endif 295 } 296 297 return err; 298 } 299 300 #else /* LOAD_IMAGE_V2 */ 301 302 /******************************************************************************* 303 * Populate the extents of memory available for loading SCP_BL2 (if used), 304 * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2. 305 ******************************************************************************/ 306 void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo) 307 { 308 *scp_bl2_meminfo = bl2_tzram_layout; 309 } 310 311 /******************************************************************************* 312 * Before calling this function BL31 is loaded in memory and its entrypoint 313 * is set by load_image. This is a placeholder for the platform to change 314 * the entrypoint of BL31 and set SPSR and security state. 315 * On ARM standard platforms we only set the security state of the entrypoint 316 ******************************************************************************/ 317 void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, 318 entry_point_info_t *bl31_ep_info) 319 { 320 SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); 321 bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, 322 DISABLE_ALL_EXCEPTIONS); 323 } 324 325 326 /******************************************************************************* 327 * Before calling this function BL32 is loaded in memory and its entrypoint 328 * is set by load_image. This is a placeholder for the platform to change 329 * the entrypoint of BL32 and set SPSR and security state. 330 * On ARM standard platforms we only set the security state of the entrypoint 331 ******************************************************************************/ 332 #ifdef BL32_BASE 333 void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, 334 entry_point_info_t *bl32_ep_info) 335 { 336 SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE); 337 bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry(); 338 } 339 340 /******************************************************************************* 341 * Populate the extents of memory available for loading BL32 342 ******************************************************************************/ 343 void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) 344 { 345 /* 346 * Populate the extents of memory available for loading BL32. 347 */ 348 bl32_meminfo->total_base = BL32_BASE; 349 bl32_meminfo->free_base = BL32_BASE; 350 bl32_meminfo->total_size = 351 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 352 bl32_meminfo->free_size = 353 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 354 } 355 #endif /* BL32_BASE */ 356 357 /******************************************************************************* 358 * Before calling this function BL33 is loaded in memory and its entrypoint 359 * is set by load_image. This is a placeholder for the platform to change 360 * the entrypoint of BL33 and set SPSR and security state. 361 * On ARM standard platforms we only set the security state of the entrypoint 362 ******************************************************************************/ 363 void bl2_plat_set_bl33_ep_info(image_info_t *image, 364 entry_point_info_t *bl33_ep_info) 365 { 366 SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE); 367 bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry(); 368 } 369 370 /******************************************************************************* 371 * Populate the extents of memory available for loading BL33 372 ******************************************************************************/ 373 void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) 374 { 375 bl33_meminfo->total_base = ARM_NS_DRAM1_BASE; 376 bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE; 377 bl33_meminfo->free_base = ARM_NS_DRAM1_BASE; 378 bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE; 379 } 380 381 #endif /* LOAD_IMAGE_V2 */ 382