1 /* 2 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <arch_helpers.h> 8 #include <arm_def.h> 9 #include <assert.h> 10 #include <bl_common.h> 11 #include <console.h> 12 #include <debug.h> 13 #include <desc_image_load.h> 14 #include <generic_delay_timer.h> 15 #ifdef SPD_opteed 16 #include <optee_utils.h> 17 #endif 18 #include <plat_arm.h> 19 #include <platform.h> 20 #include <platform_def.h> 21 #include <string.h> 22 #include <utils.h> 23 24 /* Data structure which holds the extents of the trusted SRAM for BL2 */ 25 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 26 27 /* 28 * Check that BL2_BASE is atleast a page over ARM_BL_RAM_BASE. The page is for 29 * `meminfo_t` data structure and TB_FW_CONFIG passed from BL1. Not needed 30 * when BL2 is compiled for BL_AT_EL3 as BL2 doesn't need any info from BL1 and 31 * BL2 is loaded at base of usable SRAM. 32 */ 33 #if BL2_AT_EL3 34 #define BL1_MEMINFO_OFFSET 0x0 35 #else 36 #define BL1_MEMINFO_OFFSET PAGE_SIZE 37 #endif 38 39 CASSERT(BL2_BASE >= (ARM_BL_RAM_BASE + BL1_MEMINFO_OFFSET), assert_bl2_base_overflows); 40 41 /* Weak definitions may be overridden in specific ARM standard platform */ 42 #pragma weak bl2_early_platform_setup2 43 #pragma weak bl2_platform_setup 44 #pragma weak bl2_plat_arch_setup 45 #pragma weak bl2_plat_sec_mem_layout 46 47 #if LOAD_IMAGE_V2 48 49 #pragma weak bl2_plat_handle_post_image_load 50 51 #else /* LOAD_IMAGE_V2 */ 52 53 /******************************************************************************* 54 * This structure represents the superset of information that is passed to 55 * BL31, e.g. while passing control to it from BL2, bl31_params 56 * and other platform specific params 57 ******************************************************************************/ 58 typedef struct bl2_to_bl31_params_mem { 59 bl31_params_t bl31_params; 60 image_info_t bl31_image_info; 61 image_info_t bl32_image_info; 62 image_info_t bl33_image_info; 63 entry_point_info_t bl33_ep_info; 64 entry_point_info_t bl32_ep_info; 65 entry_point_info_t bl31_ep_info; 66 } bl2_to_bl31_params_mem_t; 67 68 69 static bl2_to_bl31_params_mem_t bl31_params_mem; 70 71 72 /* Weak definitions may be overridden in specific ARM standard platform */ 73 #pragma weak bl2_plat_get_bl31_params 74 #pragma weak bl2_plat_get_bl31_ep_info 75 #pragma weak bl2_plat_flush_bl31_params 76 #pragma weak bl2_plat_set_bl31_ep_info 77 #pragma weak bl2_plat_get_scp_bl2_meminfo 78 #pragma weak bl2_plat_get_bl32_meminfo 79 #pragma weak bl2_plat_set_bl32_ep_info 80 #pragma weak bl2_plat_get_bl33_meminfo 81 #pragma weak bl2_plat_set_bl33_ep_info 82 83 #if ARM_BL31_IN_DRAM 84 meminfo_t *bl2_plat_sec_mem_layout(void) 85 { 86 static meminfo_t bl2_dram_layout 87 __aligned(CACHE_WRITEBACK_GRANULE) = { 88 .total_base = BL31_BASE, 89 .total_size = (ARM_AP_TZC_DRAM1_BASE + 90 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE, 91 .free_base = BL31_BASE, 92 .free_size = (ARM_AP_TZC_DRAM1_BASE + 93 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE 94 }; 95 96 return &bl2_dram_layout; 97 } 98 #else 99 meminfo_t *bl2_plat_sec_mem_layout(void) 100 { 101 return &bl2_tzram_layout; 102 } 103 #endif /* ARM_BL31_IN_DRAM */ 104 105 /******************************************************************************* 106 * This function assigns a pointer to the memory that the platform has kept 107 * aside to pass platform specific and trusted firmware related information 108 * to BL31. This memory is allocated by allocating memory to 109 * bl2_to_bl31_params_mem_t structure which is a superset of all the 110 * structure whose information is passed to BL31 111 * NOTE: This function should be called only once and should be done 112 * before generating params to BL31 113 ******************************************************************************/ 114 bl31_params_t *bl2_plat_get_bl31_params(void) 115 { 116 bl31_params_t *bl2_to_bl31_params; 117 118 /* 119 * Initialise the memory for all the arguments that needs to 120 * be passed to BL31 121 */ 122 zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t)); 123 124 /* Assign memory for TF related information */ 125 bl2_to_bl31_params = &bl31_params_mem.bl31_params; 126 SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); 127 128 /* Fill BL31 related information */ 129 bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info; 130 SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, 131 VERSION_1, 0); 132 133 /* Fill BL32 related information if it exists */ 134 #ifdef BL32_BASE 135 bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info; 136 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP, 137 VERSION_1, 0); 138 bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info; 139 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY, 140 VERSION_1, 0); 141 #endif /* BL32_BASE */ 142 143 /* Fill BL33 related information */ 144 bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info; 145 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, 146 PARAM_EP, VERSION_1, 0); 147 148 /* BL33 expects to receive the primary CPU MPID (through x0) */ 149 bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr(); 150 151 bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info; 152 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, 153 VERSION_1, 0); 154 155 return bl2_to_bl31_params; 156 } 157 158 /* Flush the TF params and the TF plat params */ 159 void bl2_plat_flush_bl31_params(void) 160 { 161 flush_dcache_range((unsigned long)&bl31_params_mem, 162 sizeof(bl2_to_bl31_params_mem_t)); 163 } 164 165 /******************************************************************************* 166 * This function returns a pointer to the shared memory that the platform 167 * has kept to point to entry point information of BL31 to BL2 168 ******************************************************************************/ 169 struct entry_point_info *bl2_plat_get_bl31_ep_info(void) 170 { 171 #if DEBUG 172 bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL; 173 #endif 174 175 return &bl31_params_mem.bl31_ep_info; 176 } 177 #endif /* LOAD_IMAGE_V2 */ 178 179 /******************************************************************************* 180 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 181 * in x0. This memory layout is sitting at the base of the free trusted SRAM. 182 * Copy it to a safe location before its reclaimed by later BL2 functionality. 183 ******************************************************************************/ 184 void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, meminfo_t *mem_layout) 185 { 186 /* Initialize the console to provide early debug support */ 187 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, 188 ARM_CONSOLE_BAUDRATE); 189 190 /* Setup the BL2 memory layout */ 191 bl2_tzram_layout = *mem_layout; 192 193 /* Initialise the IO layer and register platform IO devices */ 194 plat_arm_io_setup(); 195 196 #if LOAD_IMAGE_V2 197 if (tb_fw_config != 0U) 198 arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); 199 #endif 200 } 201 202 void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 203 { 204 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 205 206 generic_delay_timer_init(); 207 } 208 209 /* 210 * Perform ARM standard platform setup. 211 */ 212 void arm_bl2_platform_setup(void) 213 { 214 #if LOAD_IMAGE_V2 215 arm_bl2_dyn_cfg_init(); 216 #endif 217 218 /* Initialize the secure environment */ 219 plat_arm_security_setup(); 220 221 #if defined(PLAT_ARM_MEM_PROT_ADDR) 222 arm_nor_psci_do_mem_protect(); 223 #endif 224 } 225 226 void bl2_platform_setup(void) 227 { 228 arm_bl2_platform_setup(); 229 } 230 231 /******************************************************************************* 232 * Perform the very early platform specific architectural setup here. At the 233 * moment this is only initializes the mmu in a quick and dirty way. 234 ******************************************************************************/ 235 void arm_bl2_plat_arch_setup(void) 236 { 237 arm_setup_page_tables(bl2_tzram_layout.total_base, 238 bl2_tzram_layout.total_size, 239 BL_CODE_BASE, 240 BL_CODE_END, 241 BL_RO_DATA_BASE, 242 BL_RO_DATA_END 243 #if USE_COHERENT_MEM 244 , BL_COHERENT_RAM_BASE, 245 BL_COHERENT_RAM_END 246 #endif 247 ); 248 249 #ifdef AARCH32 250 enable_mmu_secure(0); 251 #else 252 enable_mmu_el1(0); 253 #endif 254 } 255 256 void bl2_plat_arch_setup(void) 257 { 258 arm_bl2_plat_arch_setup(); 259 } 260 261 #if LOAD_IMAGE_V2 262 int arm_bl2_handle_post_image_load(unsigned int image_id) 263 { 264 int err = 0; 265 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 266 #ifdef SPD_opteed 267 bl_mem_params_node_t *pager_mem_params = NULL; 268 bl_mem_params_node_t *paged_mem_params = NULL; 269 #endif 270 assert(bl_mem_params); 271 272 switch (image_id) { 273 #ifdef AARCH64 274 case BL32_IMAGE_ID: 275 #ifdef SPD_opteed 276 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 277 assert(pager_mem_params); 278 279 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 280 assert(paged_mem_params); 281 282 err = parse_optee_header(&bl_mem_params->ep_info, 283 &pager_mem_params->image_info, 284 &paged_mem_params->image_info); 285 if (err != 0) { 286 WARN("OPTEE header parse error.\n"); 287 } 288 #endif 289 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 290 break; 291 #endif 292 293 case BL33_IMAGE_ID: 294 /* BL33 expects to receive the primary CPU MPID (through r0) */ 295 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 296 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 297 break; 298 299 #ifdef SCP_BL2_BASE 300 case SCP_BL2_IMAGE_ID: 301 /* The subsequent handling of SCP_BL2 is platform specific */ 302 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 303 if (err) { 304 WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 305 } 306 break; 307 #endif 308 default: 309 /* Do nothing in default case */ 310 break; 311 } 312 313 return err; 314 } 315 316 /******************************************************************************* 317 * This function can be used by the platforms to update/use image 318 * information for given `image_id`. 319 ******************************************************************************/ 320 int bl2_plat_handle_post_image_load(unsigned int image_id) 321 { 322 return arm_bl2_handle_post_image_load(image_id); 323 } 324 325 #else /* LOAD_IMAGE_V2 */ 326 327 /******************************************************************************* 328 * Populate the extents of memory available for loading SCP_BL2 (if used), 329 * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2. 330 ******************************************************************************/ 331 void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo) 332 { 333 *scp_bl2_meminfo = bl2_tzram_layout; 334 } 335 336 /******************************************************************************* 337 * Before calling this function BL31 is loaded in memory and its entrypoint 338 * is set by load_image. This is a placeholder for the platform to change 339 * the entrypoint of BL31 and set SPSR and security state. 340 * On ARM standard platforms we only set the security state of the entrypoint 341 ******************************************************************************/ 342 void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, 343 entry_point_info_t *bl31_ep_info) 344 { 345 SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); 346 bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, 347 DISABLE_ALL_EXCEPTIONS); 348 } 349 350 351 /******************************************************************************* 352 * Before calling this function BL32 is loaded in memory and its entrypoint 353 * is set by load_image. This is a placeholder for the platform to change 354 * the entrypoint of BL32 and set SPSR and security state. 355 * On ARM standard platforms we only set the security state of the entrypoint 356 ******************************************************************************/ 357 #ifdef BL32_BASE 358 void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, 359 entry_point_info_t *bl32_ep_info) 360 { 361 SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE); 362 bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry(); 363 } 364 365 /******************************************************************************* 366 * Populate the extents of memory available for loading BL32 367 ******************************************************************************/ 368 void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) 369 { 370 /* 371 * Populate the extents of memory available for loading BL32. 372 */ 373 bl32_meminfo->total_base = BL32_BASE; 374 bl32_meminfo->free_base = BL32_BASE; 375 bl32_meminfo->total_size = 376 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 377 bl32_meminfo->free_size = 378 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 379 } 380 #endif /* BL32_BASE */ 381 382 /******************************************************************************* 383 * Before calling this function BL33 is loaded in memory and its entrypoint 384 * is set by load_image. This is a placeholder for the platform to change 385 * the entrypoint of BL33 and set SPSR and security state. 386 * On ARM standard platforms we only set the security state of the entrypoint 387 ******************************************************************************/ 388 void bl2_plat_set_bl33_ep_info(image_info_t *image, 389 entry_point_info_t *bl33_ep_info) 390 { 391 SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE); 392 bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry(); 393 } 394 395 /******************************************************************************* 396 * Populate the extents of memory available for loading BL33 397 ******************************************************************************/ 398 void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) 399 { 400 bl33_meminfo->total_base = ARM_NS_DRAM1_BASE; 401 bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE; 402 bl33_meminfo->free_base = ARM_NS_DRAM1_BASE; 403 bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE; 404 } 405 406 #endif /* LOAD_IMAGE_V2 */ 407