xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision f145403c2a1a7064cb55670ac0674dc6586398ab)
1b4315306SDan Handley /*
232f0d3c6SDouglas Raillard  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch_helpers.h>
8b4315306SDan Handley #include <arm_def.h>
9a8aa7fecSYatharth Kochar #include <assert.h>
10b4315306SDan Handley #include <bl_common.h>
11b4315306SDan Handley #include <console.h>
12a8aa7fecSYatharth Kochar #include <debug.h>
13a8aa7fecSYatharth Kochar #include <desc_image_load.h>
1418e279ebSSoby Mathew #include <generic_delay_timer.h>
1554661cd2SSummer Qin #ifdef SPD_opteed
1654661cd2SSummer Qin #include <optee_utils.h>
1754661cd2SSummer Qin #endif
18b4315306SDan Handley #include <plat_arm.h>
19c243e30bSdp-arm #include <platform.h>
204adb10c1SIsla Mitchell #include <platform_def.h>
21b4315306SDan Handley #include <string.h>
2232f0d3c6SDouglas Raillard #include <utils.h>
23b4315306SDan Handley 
24b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
25b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
26b4315306SDan Handley 
27a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
28a8aa7fecSYatharth Kochar #pragma weak bl2_early_platform_setup
29a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
30a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
31a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
32a8aa7fecSYatharth Kochar 
33a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
34a8aa7fecSYatharth Kochar 
35a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load
36a8aa7fecSYatharth Kochar 
37a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
38b4315306SDan Handley 
39b4315306SDan Handley /*******************************************************************************
40b4315306SDan Handley  * This structure represents the superset of information that is passed to
41d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
42b4315306SDan Handley  * and other platform specific params
43b4315306SDan Handley  ******************************************************************************/
44b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
45b4315306SDan Handley 	bl31_params_t bl31_params;
46b4315306SDan Handley 	image_info_t bl31_image_info;
47b4315306SDan Handley 	image_info_t bl32_image_info;
48b4315306SDan Handley 	image_info_t bl33_image_info;
49b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
50b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
51b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
52b4315306SDan Handley } bl2_to_bl31_params_mem_t;
53b4315306SDan Handley 
54b4315306SDan Handley 
55b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
56b4315306SDan Handley 
57b4315306SDan Handley 
58b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
59b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
60b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
61b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
62b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
63f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
64b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
65b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
66b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
67b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
68b4315306SDan Handley 
694518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
704518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
714518dd9aSDavid Wang {
724518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
734518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
744518dd9aSDavid Wang 		.total_base = BL31_BASE,
754518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
764518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
774518dd9aSDavid Wang 		.free_base = BL31_BASE,
784518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
794518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
804518dd9aSDavid Wang 	};
81b4315306SDan Handley 
824518dd9aSDavid Wang 	return &bl2_dram_layout;
834518dd9aSDavid Wang }
844518dd9aSDavid Wang #else
85b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
86b4315306SDan Handley {
87b4315306SDan Handley 	return &bl2_tzram_layout;
88b4315306SDan Handley }
89a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
90b4315306SDan Handley 
91b4315306SDan Handley /*******************************************************************************
92b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
93b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
94b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
95b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
96b4315306SDan Handley  * structure whose information is passed to BL31
97b4315306SDan Handley  * NOTE: This function should be called only once and should be done
98b4315306SDan Handley  * before generating params to BL31
99b4315306SDan Handley  ******************************************************************************/
100b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
101b4315306SDan Handley {
102b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
103b4315306SDan Handley 
104b4315306SDan Handley 	/*
105b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
106d178637dSJuan Castillo 	 * be passed to BL31
107b4315306SDan Handley 	 */
10832f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
109b4315306SDan Handley 
110b4315306SDan Handley 	/* Assign memory for TF related information */
111b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
112b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
113b4315306SDan Handley 
114d178637dSJuan Castillo 	/* Fill BL31 related information */
115b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
116b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
117b4315306SDan Handley 		VERSION_1, 0);
118b4315306SDan Handley 
119d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
12081d139d5SAntonio Nino Diaz #ifdef BL32_BASE
121b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
122b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
123b4315306SDan Handley 		VERSION_1, 0);
124b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
125b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
126b4315306SDan Handley 		VERSION_1, 0);
12781d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
128b4315306SDan Handley 
129d178637dSJuan Castillo 	/* Fill BL33 related information */
130b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
131b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
132b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
133b4315306SDan Handley 
134d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
135b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
136b4315306SDan Handley 
137b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
138b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
139b4315306SDan Handley 		VERSION_1, 0);
140b4315306SDan Handley 
141b4315306SDan Handley 	return bl2_to_bl31_params;
142b4315306SDan Handley }
143b4315306SDan Handley 
144b4315306SDan Handley /* Flush the TF params and the TF plat params */
145b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
146b4315306SDan Handley {
147b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
148b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
149b4315306SDan Handley }
150b4315306SDan Handley 
151b4315306SDan Handley /*******************************************************************************
152b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
153b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
154b4315306SDan Handley  ******************************************************************************/
155b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
156b4315306SDan Handley {
157b4315306SDan Handley #if DEBUG
158b4315306SDan Handley 	bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
159b4315306SDan Handley #endif
160b4315306SDan Handley 
161b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
162b4315306SDan Handley }
163a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
164b4315306SDan Handley 
165b4315306SDan Handley /*******************************************************************************
166b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
167b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
168b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
169b4315306SDan Handley  ******************************************************************************/
170b4315306SDan Handley void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
171b4315306SDan Handley {
172b4315306SDan Handley 	/* Initialize the console to provide early debug support */
173b4315306SDan Handley 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
174b4315306SDan Handley 			ARM_CONSOLE_BAUDRATE);
175b4315306SDan Handley 
176b4315306SDan Handley 	/* Setup the BL2 memory layout */
177b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
178b4315306SDan Handley 
179b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
180b4315306SDan Handley 	plat_arm_io_setup();
181b4315306SDan Handley }
182b4315306SDan Handley 
183b4315306SDan Handley void bl2_early_platform_setup(meminfo_t *mem_layout)
184b4315306SDan Handley {
185b4315306SDan Handley 	arm_bl2_early_platform_setup(mem_layout);
18618e279ebSSoby Mathew 	generic_delay_timer_init();
187b4315306SDan Handley }
188b4315306SDan Handley 
189b4315306SDan Handley /*
190b4315306SDan Handley  * Perform ARM standard platform setup.
191b4315306SDan Handley  */
192b4315306SDan Handley void arm_bl2_platform_setup(void)
193b4315306SDan Handley {
194b4315306SDan Handley 	/* Initialize the secure environment */
195b4315306SDan Handley 	plat_arm_security_setup();
196*f145403cSRoberto Vargas 
197*f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
198*f145403cSRoberto Vargas 	arm_nor_psci_do_mem_protect();
199*f145403cSRoberto Vargas #endif
200b4315306SDan Handley }
201b4315306SDan Handley 
202b4315306SDan Handley void bl2_platform_setup(void)
203b4315306SDan Handley {
204b4315306SDan Handley 	arm_bl2_platform_setup();
205b4315306SDan Handley }
206b4315306SDan Handley 
207b4315306SDan Handley /*******************************************************************************
208b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
209b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
210b4315306SDan Handley  ******************************************************************************/
211b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
212b4315306SDan Handley {
213b5fa6563SSandrine Bailleux 	arm_setup_page_tables(bl2_tzram_layout.total_base,
214b4315306SDan Handley 			      bl2_tzram_layout.total_size,
2150af559a8SSandrine Bailleux 			      BL_CODE_BASE,
216ecdc898dSMasahiro Yamada 			      BL_CODE_END,
2170af559a8SSandrine Bailleux 			      BL_RO_DATA_BASE,
218ecdc898dSMasahiro Yamada 			      BL_RO_DATA_END
219b4315306SDan Handley #if USE_COHERENT_MEM
22047497053SMasahiro Yamada 			      , BL_COHERENT_RAM_BASE,
22147497053SMasahiro Yamada 			      BL_COHERENT_RAM_END
222b4315306SDan Handley #endif
223b4315306SDan Handley 			      );
2246fe8aa2fSYatharth Kochar 
2256fe8aa2fSYatharth Kochar #ifdef AARCH32
2266fe8aa2fSYatharth Kochar 	enable_mmu_secure(0);
2276fe8aa2fSYatharth Kochar #else
228b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2296fe8aa2fSYatharth Kochar #endif
230b4315306SDan Handley }
231b4315306SDan Handley 
232b4315306SDan Handley void bl2_plat_arch_setup(void)
233b4315306SDan Handley {
234b4315306SDan Handley 	arm_bl2_plat_arch_setup();
235b4315306SDan Handley }
236b4315306SDan Handley 
237a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
23807570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
239a8aa7fecSYatharth Kochar {
240a8aa7fecSYatharth Kochar 	int err = 0;
241a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
24254661cd2SSummer Qin #ifdef SPD_opteed
24354661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
24454661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
24554661cd2SSummer Qin #endif
246a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
247a8aa7fecSYatharth Kochar 
248a8aa7fecSYatharth Kochar 	switch (image_id) {
2496fe8aa2fSYatharth Kochar #ifdef AARCH64
250a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
25154661cd2SSummer Qin #ifdef SPD_opteed
25254661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
25354661cd2SSummer Qin 		assert(pager_mem_params);
25454661cd2SSummer Qin 
25554661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
25654661cd2SSummer Qin 		assert(paged_mem_params);
25754661cd2SSummer Qin 
25854661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
25954661cd2SSummer Qin 				&pager_mem_params->image_info,
26054661cd2SSummer Qin 				&paged_mem_params->image_info);
26154661cd2SSummer Qin 		if (err != 0) {
26254661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
26354661cd2SSummer Qin 		}
26454661cd2SSummer Qin #endif
265a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
266a8aa7fecSYatharth Kochar 		break;
2676fe8aa2fSYatharth Kochar #endif
268a8aa7fecSYatharth Kochar 
269a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
270a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
271a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
272a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
273a8aa7fecSYatharth Kochar 		break;
274a8aa7fecSYatharth Kochar 
275a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
276a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
277a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
278a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
279a8aa7fecSYatharth Kochar 		if (err) {
280a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
281a8aa7fecSYatharth Kochar 		}
282a8aa7fecSYatharth Kochar 		break;
283a8aa7fecSYatharth Kochar #endif
284a8aa7fecSYatharth Kochar 	}
285a8aa7fecSYatharth Kochar 
286a8aa7fecSYatharth Kochar 	return err;
287a8aa7fecSYatharth Kochar }
288a8aa7fecSYatharth Kochar 
28907570d59SYatharth Kochar /*******************************************************************************
29007570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
29107570d59SYatharth Kochar  * information for given `image_id`.
29207570d59SYatharth Kochar  ******************************************************************************/
29307570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id)
29407570d59SYatharth Kochar {
29507570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
29607570d59SYatharth Kochar }
29707570d59SYatharth Kochar 
298a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
299a8aa7fecSYatharth Kochar 
300b4315306SDan Handley /*******************************************************************************
301f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
302b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
303b4315306SDan Handley  ******************************************************************************/
304f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
305b4315306SDan Handley {
306f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
307b4315306SDan Handley }
308b4315306SDan Handley 
309b4315306SDan Handley /*******************************************************************************
310d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
311b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
312d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
313b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
314b4315306SDan Handley  ******************************************************************************/
315b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
316b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
317b4315306SDan Handley {
318b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
319b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
320b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
321b4315306SDan Handley }
322b4315306SDan Handley 
323b4315306SDan Handley 
324b4315306SDan Handley /*******************************************************************************
325d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
326b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
327d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
328b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
329b4315306SDan Handley  ******************************************************************************/
33081d139d5SAntonio Nino Diaz #ifdef BL32_BASE
331b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
332b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
333b4315306SDan Handley {
334b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
335b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
336b4315306SDan Handley }
337b4315306SDan Handley 
338b4315306SDan Handley /*******************************************************************************
339b4315306SDan Handley  * Populate the extents of memory available for loading BL32
340b4315306SDan Handley  ******************************************************************************/
341b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
342b4315306SDan Handley {
343b4315306SDan Handley 	/*
344b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
345b4315306SDan Handley 	 */
346b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
347b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
348b4315306SDan Handley 	bl32_meminfo->total_size =
349b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
350b4315306SDan Handley 	bl32_meminfo->free_size =
351b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
352b4315306SDan Handley }
35381d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
354b4315306SDan Handley 
35581d139d5SAntonio Nino Diaz /*******************************************************************************
35681d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
35781d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
35881d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
35981d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
36081d139d5SAntonio Nino Diaz  ******************************************************************************/
36181d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
36281d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
36381d139d5SAntonio Nino Diaz {
36481d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
36581d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
36681d139d5SAntonio Nino Diaz }
367b4315306SDan Handley 
368b4315306SDan Handley /*******************************************************************************
369b4315306SDan Handley  * Populate the extents of memory available for loading BL33
370b4315306SDan Handley  ******************************************************************************/
371b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
372b4315306SDan Handley {
373b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
374b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
375b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
376b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
377b4315306SDan Handley }
378a8aa7fecSYatharth Kochar 
379a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
380