xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision d74c6b833616a9e3398352990af78098ea14cffa)
1b4315306SDan Handley /*
2466bb285SZelalem  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7a8aa7fecSYatharth Kochar #include <assert.h>
8b4315306SDan Handley #include <string.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
179814bfc1SLouis Mayencourt #include <lib/fconf/fconf.h>
1882869675SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h>
1909d40e0eSAntonio Nino Diaz #ifdef SPD_opteed
2009d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2109d40e0eSAntonio Nino Diaz #endif
2209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
23bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
2409d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2509d40e0eSAntonio Nino Diaz 
26b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
27b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
28b4315306SDan Handley 
29a07c101aSManish V Badarkhe /* Base address of fw_config received from BL1 */
30*d74c6b83SJimmy Brisson static uintptr_t config_base;
31a07c101aSManish V Badarkhe 
32caf4eca1SSoby Mathew /*
3304e06973SManish V Badarkhe  * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
34c099cd39SSoby Mathew  * for `meminfo_t` data structure and fw_configs passed from BL1.
35caf4eca1SSoby Mathew  */
3604e06973SManish V Badarkhe CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
37caf4eca1SSoby Mathew 
38a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
390c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2
40a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
41a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
42a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
437b4e1fbbSAlexei Fedorov #if MEASURED_BOOT
447b4e1fbbSAlexei Fedorov #pragma weak bl2_plat_get_hash
457b4e1fbbSAlexei Fedorov #endif
46a8aa7fecSYatharth Kochar 
47d323af9eSDaniel Boulby #define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
48d323af9eSDaniel Boulby 					bl2_tzram_layout.total_base,	\
49d323af9eSDaniel Boulby 					bl2_tzram_layout.total_size,	\
50d323af9eSDaniel Boulby 					MT_MEMORY | MT_RW | MT_SECURE)
51d323af9eSDaniel Boulby 
524a581b06SDimitris Papastamos 
53490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load
544a581b06SDimitris Papastamos 
55b4315306SDan Handley /*******************************************************************************
56b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
57b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
58b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
59b4315306SDan Handley  ******************************************************************************/
6004e06973SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config,
616c77e749SSandrine Bailleux 				  struct meminfo *mem_layout)
62b4315306SDan Handley {
63b4315306SDan Handley 	/* Initialize the console to provide early debug support */
6488a0523eSAntonio Nino Diaz 	arm_console_boot_init();
65b4315306SDan Handley 
66b4315306SDan Handley 	/* Setup the BL2 memory layout */
67b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
68b4315306SDan Handley 
69*d74c6b83SJimmy Brisson 	config_base = fw_config;
709814bfc1SLouis Mayencourt 
71b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
72b4315306SDan Handley 	plat_arm_io_setup();
73b4315306SDan Handley }
74b4315306SDan Handley 
750c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
76b4315306SDan Handley {
77cab0b5b0SSoby Mathew 	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
78cab0b5b0SSoby Mathew 
7918e279ebSSoby Mathew 	generic_delay_timer_init();
80b4315306SDan Handley }
81b4315306SDan Handley 
82b4315306SDan Handley /*
836e79f9fdSSoby Mathew  * Perform  BL2 preload setup. Currently we initialise the dynamic
846e79f9fdSSoby Mathew  * configuration here.
85b4315306SDan Handley  */
866e79f9fdSSoby Mathew void bl2_plat_preload_setup(void)
87b4315306SDan Handley {
88cab0b5b0SSoby Mathew 	arm_bl2_dyn_cfg_init();
896e79f9fdSSoby Mathew }
90cab0b5b0SSoby Mathew 
916e79f9fdSSoby Mathew /*
926e79f9fdSSoby Mathew  * Perform ARM standard platform setup.
936e79f9fdSSoby Mathew  */
946e79f9fdSSoby Mathew void arm_bl2_platform_setup(void)
956e79f9fdSSoby Mathew {
96b4315306SDan Handley 	/* Initialize the secure environment */
97b4315306SDan Handley 	plat_arm_security_setup();
98f145403cSRoberto Vargas 
99f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
100638b034cSRoberto Vargas 	arm_nor_psci_do_static_mem_protect();
101f145403cSRoberto Vargas #endif
102b4315306SDan Handley }
103b4315306SDan Handley 
104b4315306SDan Handley void bl2_platform_setup(void)
105b4315306SDan Handley {
106b4315306SDan Handley 	arm_bl2_platform_setup();
107b4315306SDan Handley }
108b4315306SDan Handley 
109b4315306SDan Handley /*******************************************************************************
110b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
111b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
112b4315306SDan Handley  ******************************************************************************/
113b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
114b4315306SDan Handley {
115943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
116943bb7f8SSoby Mathew 	/*
117943bb7f8SSoby Mathew 	 * Ensure ARM platforms don't use coherent memory in BL2 unless
118943bb7f8SSoby Mathew 	 * cryptocell integration is enabled.
119943bb7f8SSoby Mathew 	 */
120d323af9eSDaniel Boulby 	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
121b4315306SDan Handley #endif
122d323af9eSDaniel Boulby 
123d323af9eSDaniel Boulby 	const mmap_region_t bl_regions[] = {
124d323af9eSDaniel Boulby 		MAP_BL2_TOTAL,
1252ecaafd2SDaniel Boulby 		ARM_MAP_BL_RO,
1261eb735d7SRoberto Vargas #if USE_ROMLIB
1271eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_CODE,
1281eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_DATA,
1291eb735d7SRoberto Vargas #endif
130943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG
131943bb7f8SSoby Mathew 		ARM_MAP_BL_COHERENT_RAM,
132943bb7f8SSoby Mathew #endif
133a07c101aSManish V Badarkhe 		ARM_MAP_BL_CONFIG_REGION,
134d323af9eSDaniel Boulby 		{0}
135d323af9eSDaniel Boulby 	};
136d323af9eSDaniel Boulby 
1370916c38dSRoberto Vargas 	setup_page_tables(bl_regions, plat_arm_get_mmap());
1386fe8aa2fSYatharth Kochar 
139402b3cf8SJulius Werner #ifdef __aarch64__
140b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
141402b3cf8SJulius Werner #else
142402b3cf8SJulius Werner 	enable_mmu_svc_mon(0);
1436fe8aa2fSYatharth Kochar #endif
1441eb735d7SRoberto Vargas 
1451eb735d7SRoberto Vargas 	arm_setup_romlib();
146b4315306SDan Handley }
147b4315306SDan Handley 
148b4315306SDan Handley void bl2_plat_arch_setup(void)
149b4315306SDan Handley {
150a07c101aSManish V Badarkhe 	const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
151a07c101aSManish V Badarkhe 
152b4315306SDan Handley 	arm_bl2_plat_arch_setup();
153a07c101aSManish V Badarkhe 
154a07c101aSManish V Badarkhe 	/* Fill the properties struct with the info from the config dtb */
155*d74c6b83SJimmy Brisson 	fconf_populate("FW_CONFIG", config_base);
156a07c101aSManish V Badarkhe 
157a07c101aSManish V Badarkhe 	/* TB_FW_CONFIG was also loaded by BL1 */
158a07c101aSManish V Badarkhe 	tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
159a07c101aSManish V Badarkhe 	assert(tb_fw_config_info != NULL);
160a07c101aSManish V Badarkhe 
161a07c101aSManish V Badarkhe 	fconf_populate("TB_FW", tb_fw_config_info->config_addr);
162b4315306SDan Handley }
163b4315306SDan Handley 
16407570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
165a8aa7fecSYatharth Kochar {
166a8aa7fecSYatharth Kochar 	int err = 0;
167a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
16854661cd2SSummer Qin #ifdef SPD_opteed
16954661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
17054661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
17154661cd2SSummer Qin #endif
172466bb285SZelalem 	assert(bl_mem_params != NULL);
173a8aa7fecSYatharth Kochar 
174a8aa7fecSYatharth Kochar 	switch (image_id) {
175402b3cf8SJulius Werner #ifdef __aarch64__
176a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
17754661cd2SSummer Qin #ifdef SPD_opteed
17854661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
17954661cd2SSummer Qin 		assert(pager_mem_params);
18054661cd2SSummer Qin 
18154661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
18254661cd2SSummer Qin 		assert(paged_mem_params);
18354661cd2SSummer Qin 
18454661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
18554661cd2SSummer Qin 				&pager_mem_params->image_info,
18654661cd2SSummer Qin 				&paged_mem_params->image_info);
18754661cd2SSummer Qin 		if (err != 0) {
18854661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
18954661cd2SSummer Qin 		}
19054661cd2SSummer Qin #endif
191a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
192a8aa7fecSYatharth Kochar 		break;
1936fe8aa2fSYatharth Kochar #endif
194a8aa7fecSYatharth Kochar 
195a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
196a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
197a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
198a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
199a8aa7fecSYatharth Kochar 		break;
200a8aa7fecSYatharth Kochar 
201a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
202a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
203a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
204a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
205a8aa7fecSYatharth Kochar 		if (err) {
206a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
207a8aa7fecSYatharth Kochar 		}
208a8aa7fecSYatharth Kochar 		break;
209a8aa7fecSYatharth Kochar #endif
210649c48f5SJonathan Wright 	default:
211649c48f5SJonathan Wright 		/* Do nothing in default case */
212649c48f5SJonathan Wright 		break;
213a8aa7fecSYatharth Kochar 	}
214a8aa7fecSYatharth Kochar 
215a8aa7fecSYatharth Kochar 	return err;
216a8aa7fecSYatharth Kochar }
217a8aa7fecSYatharth Kochar 
21807570d59SYatharth Kochar /*******************************************************************************
21907570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
22007570d59SYatharth Kochar  * information for given `image_id`.
22107570d59SYatharth Kochar  ******************************************************************************/
222490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
22307570d59SYatharth Kochar {
224c33ff198SOlivier Deprez #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
225cb3b5344SManish Pandey 	/* For Secure Partitions we don't need post processing */
226cb3b5344SManish Pandey 	if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
227cb3b5344SManish Pandey 		(image_id < MAX_NUMBER_IDS)) {
228cb3b5344SManish Pandey 		return 0;
229cb3b5344SManish Pandey 	}
230cb3b5344SManish Pandey #endif
23107570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
23207570d59SYatharth Kochar }
23307570d59SYatharth Kochar 
234490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id)
235490eeb04SDaniel Boulby {
236490eeb04SDaniel Boulby 	return arm_bl2_plat_handle_post_image_load(image_id);
237490eeb04SDaniel Boulby }
2387b4e1fbbSAlexei Fedorov 
2397b4e1fbbSAlexei Fedorov #if MEASURED_BOOT
2407b4e1fbbSAlexei Fedorov /* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
2417b4e1fbbSAlexei Fedorov void bl2_plat_get_hash(void *data)
2427b4e1fbbSAlexei Fedorov {
2437b4e1fbbSAlexei Fedorov 	arm_bl2_get_hash(data);
2447b4e1fbbSAlexei Fedorov }
2457b4e1fbbSAlexei Fedorov #endif
246