xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision d178637d2bac46ef0d227395663c55cc46a25d73)
1b4315306SDan Handley /*
2b4315306SDan Handley  * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
4b4315306SDan Handley  * Redistribution and use in source and binary forms, with or without
5b4315306SDan Handley  * modification, are permitted provided that the following conditions are met:
6b4315306SDan Handley  *
7b4315306SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8b4315306SDan Handley  * list of conditions and the following disclaimer.
9b4315306SDan Handley  *
10b4315306SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11b4315306SDan Handley  * this list of conditions and the following disclaimer in the documentation
12b4315306SDan Handley  * and/or other materials provided with the distribution.
13b4315306SDan Handley  *
14b4315306SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15b4315306SDan Handley  * to endorse or promote products derived from this software without specific
16b4315306SDan Handley  * prior written permission.
17b4315306SDan Handley  *
18b4315306SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19b4315306SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20b4315306SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21b4315306SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22b4315306SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23b4315306SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b4315306SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b4315306SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26b4315306SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b4315306SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28b4315306SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29b4315306SDan Handley  */
30b4315306SDan Handley 
31b4315306SDan Handley #include <arch_helpers.h>
32b4315306SDan Handley #include <arm_def.h>
33b4315306SDan Handley #include <bl_common.h>
34b4315306SDan Handley #include <console.h>
35b4315306SDan Handley #include <platform_def.h>
36b4315306SDan Handley #include <plat_arm.h>
37b4315306SDan Handley #include <string.h>
38b4315306SDan Handley 
39b4315306SDan Handley 
40b4315306SDan Handley /*
41b4315306SDan Handley  * The next 2 constants identify the extents of the code & RO data region.
42b4315306SDan Handley  * These addresses are used by the MMU setup code and therefore they must be
43b4315306SDan Handley  * page-aligned.  It is the responsibility of the linker script to ensure that
44b4315306SDan Handley  * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
45b4315306SDan Handley  */
46b4315306SDan Handley #define BL2_RO_BASE (unsigned long)(&__RO_START__)
47b4315306SDan Handley #define BL2_RO_LIMIT (unsigned long)(&__RO_END__)
48b4315306SDan Handley 
49b4315306SDan Handley #if USE_COHERENT_MEM
50b4315306SDan Handley /*
51b4315306SDan Handley  * The next 2 constants identify the extents of the coherent memory region.
52b4315306SDan Handley  * These addresses are used by the MMU setup code and therefore they must be
53b4315306SDan Handley  * page-aligned.  It is the responsibility of the linker script to ensure that
54b4315306SDan Handley  * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
55b4315306SDan Handley  * page-aligned addresses.
56b4315306SDan Handley  */
57b4315306SDan Handley #define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
58b4315306SDan Handley #define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
59b4315306SDan Handley #endif
60b4315306SDan Handley 
61b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
62b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
63b4315306SDan Handley 
64b4315306SDan Handley 
65b4315306SDan Handley /*******************************************************************************
66b4315306SDan Handley  * This structure represents the superset of information that is passed to
67*d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
68b4315306SDan Handley  * and other platform specific params
69b4315306SDan Handley  ******************************************************************************/
70b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
71b4315306SDan Handley 	bl31_params_t bl31_params;
72b4315306SDan Handley 	image_info_t bl31_image_info;
73b4315306SDan Handley 	image_info_t bl32_image_info;
74b4315306SDan Handley 	image_info_t bl33_image_info;
75b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
76b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
77b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
78b4315306SDan Handley } bl2_to_bl31_params_mem_t;
79b4315306SDan Handley 
80b4315306SDan Handley 
81b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
82b4315306SDan Handley 
83b4315306SDan Handley 
84b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
85b4315306SDan Handley #pragma weak bl2_early_platform_setup
86b4315306SDan Handley #pragma weak bl2_platform_setup
87b4315306SDan Handley #pragma weak bl2_plat_arch_setup
88b4315306SDan Handley #pragma weak bl2_plat_sec_mem_layout
89b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
90b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
91b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
92b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
93f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
94b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
95b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
96b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
97b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
98b4315306SDan Handley 
99b4315306SDan Handley 
100b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
101b4315306SDan Handley {
102b4315306SDan Handley 	return &bl2_tzram_layout;
103b4315306SDan Handley }
104b4315306SDan Handley 
105b4315306SDan Handley /*******************************************************************************
106b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
107b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
108b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
109b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
110b4315306SDan Handley  * structure whose information is passed to BL31
111b4315306SDan Handley  * NOTE: This function should be called only once and should be done
112b4315306SDan Handley  * before generating params to BL31
113b4315306SDan Handley  ******************************************************************************/
114b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
115b4315306SDan Handley {
116b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
117b4315306SDan Handley 
118b4315306SDan Handley 	/*
119b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
120*d178637dSJuan Castillo 	 * be passed to BL31
121b4315306SDan Handley 	 */
122b4315306SDan Handley 	memset(&bl31_params_mem, 0, sizeof(bl2_to_bl31_params_mem_t));
123b4315306SDan Handley 
124b4315306SDan Handley 	/* Assign memory for TF related information */
125b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
126b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
127b4315306SDan Handley 
128*d178637dSJuan Castillo 	/* Fill BL31 related information */
129b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
130b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
131b4315306SDan Handley 		VERSION_1, 0);
132b4315306SDan Handley 
133*d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
134b4315306SDan Handley #if BL32_BASE
135b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
136b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
137b4315306SDan Handley 		VERSION_1, 0);
138b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
139b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
140b4315306SDan Handley 		VERSION_1, 0);
141b4315306SDan Handley #endif
142b4315306SDan Handley 
143*d178637dSJuan Castillo 	/* Fill BL33 related information */
144b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
145b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
146b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
147b4315306SDan Handley 
148*d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
149b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
150b4315306SDan Handley 
151b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
152b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
153b4315306SDan Handley 		VERSION_1, 0);
154b4315306SDan Handley 
155b4315306SDan Handley 	return bl2_to_bl31_params;
156b4315306SDan Handley }
157b4315306SDan Handley 
158b4315306SDan Handley /* Flush the TF params and the TF plat params */
159b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
160b4315306SDan Handley {
161b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
162b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
163b4315306SDan Handley }
164b4315306SDan Handley 
165b4315306SDan Handley /*******************************************************************************
166b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
167b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
168b4315306SDan Handley  ******************************************************************************/
169b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
170b4315306SDan Handley {
171b4315306SDan Handley #if DEBUG
172b4315306SDan Handley 	bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
173b4315306SDan Handley #endif
174b4315306SDan Handley 
175b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
176b4315306SDan Handley }
177b4315306SDan Handley 
178b4315306SDan Handley /*******************************************************************************
179b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
180b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
181b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
182b4315306SDan Handley  ******************************************************************************/
183b4315306SDan Handley void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
184b4315306SDan Handley {
185b4315306SDan Handley 	/* Initialize the console to provide early debug support */
186b4315306SDan Handley 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
187b4315306SDan Handley 			ARM_CONSOLE_BAUDRATE);
188b4315306SDan Handley 
189b4315306SDan Handley 	/* Setup the BL2 memory layout */
190b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
191b4315306SDan Handley 
192b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
193b4315306SDan Handley 	plat_arm_io_setup();
194b4315306SDan Handley }
195b4315306SDan Handley 
196b4315306SDan Handley void bl2_early_platform_setup(meminfo_t *mem_layout)
197b4315306SDan Handley {
198b4315306SDan Handley 	arm_bl2_early_platform_setup(mem_layout);
199b4315306SDan Handley }
200b4315306SDan Handley 
201b4315306SDan Handley /*
202b4315306SDan Handley  * Perform ARM standard platform setup.
203b4315306SDan Handley  */
204b4315306SDan Handley void arm_bl2_platform_setup(void)
205b4315306SDan Handley {
206b4315306SDan Handley 	/* Initialize the secure environment */
207b4315306SDan Handley 	plat_arm_security_setup();
208b4315306SDan Handley }
209b4315306SDan Handley 
210b4315306SDan Handley void bl2_platform_setup(void)
211b4315306SDan Handley {
212b4315306SDan Handley 	arm_bl2_platform_setup();
213b4315306SDan Handley }
214b4315306SDan Handley 
215b4315306SDan Handley /*******************************************************************************
216b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
217b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
218b4315306SDan Handley  ******************************************************************************/
219b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
220b4315306SDan Handley {
221b4315306SDan Handley 	arm_configure_mmu_el1(bl2_tzram_layout.total_base,
222b4315306SDan Handley 			      bl2_tzram_layout.total_size,
223b4315306SDan Handley 			      BL2_RO_BASE,
224b4315306SDan Handley 			      BL2_RO_LIMIT
225b4315306SDan Handley #if USE_COHERENT_MEM
226b4315306SDan Handley 			      , BL2_COHERENT_RAM_BASE,
227b4315306SDan Handley 			      BL2_COHERENT_RAM_LIMIT
228b4315306SDan Handley #endif
229b4315306SDan Handley 			      );
230b4315306SDan Handley }
231b4315306SDan Handley 
232b4315306SDan Handley void bl2_plat_arch_setup(void)
233b4315306SDan Handley {
234b4315306SDan Handley 	arm_bl2_plat_arch_setup();
235b4315306SDan Handley }
236b4315306SDan Handley 
237b4315306SDan Handley /*******************************************************************************
238f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
239b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
240b4315306SDan Handley  ******************************************************************************/
241f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
242b4315306SDan Handley {
243f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
244b4315306SDan Handley }
245b4315306SDan Handley 
246b4315306SDan Handley /*******************************************************************************
247*d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
248b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
249*d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
250b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
251b4315306SDan Handley  ******************************************************************************/
252b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
253b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
254b4315306SDan Handley {
255b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
256b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
257b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
258b4315306SDan Handley }
259b4315306SDan Handley 
260b4315306SDan Handley 
261b4315306SDan Handley /*******************************************************************************
262*d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
263b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
264*d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
265b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
266b4315306SDan Handley  ******************************************************************************/
267b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
268b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
269b4315306SDan Handley {
270b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
271b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
272b4315306SDan Handley }
273b4315306SDan Handley 
274b4315306SDan Handley /*******************************************************************************
275*d178637dSJuan Castillo  * Before calling this function BL33 is loaded in memory and its entrypoint
276b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
277*d178637dSJuan Castillo  * the entrypoint of BL33 and set SPSR and security state.
278b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
279b4315306SDan Handley  ******************************************************************************/
280b4315306SDan Handley void bl2_plat_set_bl33_ep_info(image_info_t *image,
281b4315306SDan Handley 					entry_point_info_t *bl33_ep_info)
282b4315306SDan Handley {
283b4315306SDan Handley 
284b4315306SDan Handley 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
285b4315306SDan Handley 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
286b4315306SDan Handley }
287b4315306SDan Handley 
288b4315306SDan Handley /*******************************************************************************
289b4315306SDan Handley  * Populate the extents of memory available for loading BL32
290b4315306SDan Handley  ******************************************************************************/
291b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
292b4315306SDan Handley {
293b4315306SDan Handley 	/*
294b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
295b4315306SDan Handley 	 */
296b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
297b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
298b4315306SDan Handley 	bl32_meminfo->total_size =
299b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
300b4315306SDan Handley 	bl32_meminfo->free_size =
301b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
302b4315306SDan Handley }
303b4315306SDan Handley 
304b4315306SDan Handley 
305b4315306SDan Handley /*******************************************************************************
306b4315306SDan Handley  * Populate the extents of memory available for loading BL33
307b4315306SDan Handley  ******************************************************************************/
308b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
309b4315306SDan Handley {
310b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
311b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
312b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
313b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
314b4315306SDan Handley }
315