1b4315306SDan Handley /* 20c306cc0SSoby Mathew * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <arch_helpers.h> 8b4315306SDan Handley #include <arm_def.h> 9a8aa7fecSYatharth Kochar #include <assert.h> 10b4315306SDan Handley #include <bl_common.h> 11b4315306SDan Handley #include <console.h> 12a8aa7fecSYatharth Kochar #include <debug.h> 13a8aa7fecSYatharth Kochar #include <desc_image_load.h> 1418e279ebSSoby Mathew #include <generic_delay_timer.h> 1554661cd2SSummer Qin #ifdef SPD_opteed 1654661cd2SSummer Qin #include <optee_utils.h> 1754661cd2SSummer Qin #endif 18b4315306SDan Handley #include <plat_arm.h> 19c243e30bSdp-arm #include <platform.h> 204adb10c1SIsla Mitchell #include <platform_def.h> 21b4315306SDan Handley #include <string.h> 2232f0d3c6SDouglas Raillard #include <utils.h> 23b4315306SDan Handley 24b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 25b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 26b4315306SDan Handley 27caf4eca1SSoby Mathew /* 28caf4eca1SSoby Mathew * Check that BL2_BASE is atleast a page over ARM_BL_RAM_BASE. The page is for 29caf4eca1SSoby Mathew * `meminfo_t` data structure and TB_FW_CONFIG passed from BL1. Not needed 30caf4eca1SSoby Mathew * when BL2 is compiled for BL_AT_EL3 as BL2 doesn't need any info from BL1 and 31caf4eca1SSoby Mathew * BL2 is loaded at base of usable SRAM. 32caf4eca1SSoby Mathew */ 33caf4eca1SSoby Mathew #if BL2_AT_EL3 34caf4eca1SSoby Mathew #define BL1_MEMINFO_OFFSET 0x0 35caf4eca1SSoby Mathew #else 36caf4eca1SSoby Mathew #define BL1_MEMINFO_OFFSET PAGE_SIZE 37caf4eca1SSoby Mathew #endif 38caf4eca1SSoby Mathew 39caf4eca1SSoby Mathew CASSERT(BL2_BASE >= (ARM_BL_RAM_BASE + BL1_MEMINFO_OFFSET), assert_bl2_base_overflows); 40caf4eca1SSoby Mathew 41a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 420c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 43a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 44a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 45a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 46a8aa7fecSYatharth Kochar 47a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2 48a8aa7fecSYatharth Kochar 49a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load 50a8aa7fecSYatharth Kochar 51a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */ 52b4315306SDan Handley 53b4315306SDan Handley /******************************************************************************* 54b4315306SDan Handley * This structure represents the superset of information that is passed to 55d178637dSJuan Castillo * BL31, e.g. while passing control to it from BL2, bl31_params 56b4315306SDan Handley * and other platform specific params 57b4315306SDan Handley ******************************************************************************/ 58b4315306SDan Handley typedef struct bl2_to_bl31_params_mem { 59b4315306SDan Handley bl31_params_t bl31_params; 60b4315306SDan Handley image_info_t bl31_image_info; 61b4315306SDan Handley image_info_t bl32_image_info; 62b4315306SDan Handley image_info_t bl33_image_info; 63b4315306SDan Handley entry_point_info_t bl33_ep_info; 64b4315306SDan Handley entry_point_info_t bl32_ep_info; 65b4315306SDan Handley entry_point_info_t bl31_ep_info; 66b4315306SDan Handley } bl2_to_bl31_params_mem_t; 67b4315306SDan Handley 68b4315306SDan Handley 69b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem; 70b4315306SDan Handley 71b4315306SDan Handley 72b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */ 73b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params 74b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info 75b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params 76b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info 77f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo 78b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo 79b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info 80b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo 81b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info 82b4315306SDan Handley 834518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 844518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void) 854518dd9aSDavid Wang { 864518dd9aSDavid Wang static meminfo_t bl2_dram_layout 874518dd9aSDavid Wang __aligned(CACHE_WRITEBACK_GRANULE) = { 884518dd9aSDavid Wang .total_base = BL31_BASE, 894518dd9aSDavid Wang .total_size = (ARM_AP_TZC_DRAM1_BASE + 904518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE, 914518dd9aSDavid Wang .free_base = BL31_BASE, 924518dd9aSDavid Wang .free_size = (ARM_AP_TZC_DRAM1_BASE + 934518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE 944518dd9aSDavid Wang }; 95b4315306SDan Handley 964518dd9aSDavid Wang return &bl2_dram_layout; 974518dd9aSDavid Wang } 984518dd9aSDavid Wang #else 99b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void) 100b4315306SDan Handley { 101b4315306SDan Handley return &bl2_tzram_layout; 102b4315306SDan Handley } 103a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */ 104b4315306SDan Handley 105b4315306SDan Handley /******************************************************************************* 106b4315306SDan Handley * This function assigns a pointer to the memory that the platform has kept 107b4315306SDan Handley * aside to pass platform specific and trusted firmware related information 108b4315306SDan Handley * to BL31. This memory is allocated by allocating memory to 109b4315306SDan Handley * bl2_to_bl31_params_mem_t structure which is a superset of all the 110b4315306SDan Handley * structure whose information is passed to BL31 111b4315306SDan Handley * NOTE: This function should be called only once and should be done 112b4315306SDan Handley * before generating params to BL31 113b4315306SDan Handley ******************************************************************************/ 114b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void) 115b4315306SDan Handley { 116b4315306SDan Handley bl31_params_t *bl2_to_bl31_params; 117b4315306SDan Handley 118b4315306SDan Handley /* 119b4315306SDan Handley * Initialise the memory for all the arguments that needs to 120d178637dSJuan Castillo * be passed to BL31 121b4315306SDan Handley */ 12232f0d3c6SDouglas Raillard zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t)); 123b4315306SDan Handley 124b4315306SDan Handley /* Assign memory for TF related information */ 125b4315306SDan Handley bl2_to_bl31_params = &bl31_params_mem.bl31_params; 126b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); 127b4315306SDan Handley 128d178637dSJuan Castillo /* Fill BL31 related information */ 129b4315306SDan Handley bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info; 130b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, 131b4315306SDan Handley VERSION_1, 0); 132b4315306SDan Handley 133d178637dSJuan Castillo /* Fill BL32 related information if it exists */ 13481d139d5SAntonio Nino Diaz #ifdef BL32_BASE 135b4315306SDan Handley bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info; 136b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP, 137b4315306SDan Handley VERSION_1, 0); 138b4315306SDan Handley bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info; 139b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY, 140b4315306SDan Handley VERSION_1, 0); 14181d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 142b4315306SDan Handley 143d178637dSJuan Castillo /* Fill BL33 related information */ 144b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info; 145b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, 146b4315306SDan Handley PARAM_EP, VERSION_1, 0); 147b4315306SDan Handley 148d178637dSJuan Castillo /* BL33 expects to receive the primary CPU MPID (through x0) */ 149b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr(); 150b4315306SDan Handley 151b4315306SDan Handley bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info; 152b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, 153b4315306SDan Handley VERSION_1, 0); 154b4315306SDan Handley 155b4315306SDan Handley return bl2_to_bl31_params; 156b4315306SDan Handley } 157b4315306SDan Handley 158b4315306SDan Handley /* Flush the TF params and the TF plat params */ 159b4315306SDan Handley void bl2_plat_flush_bl31_params(void) 160b4315306SDan Handley { 161b4315306SDan Handley flush_dcache_range((unsigned long)&bl31_params_mem, 162b4315306SDan Handley sizeof(bl2_to_bl31_params_mem_t)); 163b4315306SDan Handley } 164b4315306SDan Handley 165b4315306SDan Handley /******************************************************************************* 166b4315306SDan Handley * This function returns a pointer to the shared memory that the platform 167b4315306SDan Handley * has kept to point to entry point information of BL31 to BL2 168b4315306SDan Handley ******************************************************************************/ 169b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void) 170b4315306SDan Handley { 171b4315306SDan Handley #if DEBUG 1720c306cc0SSoby Mathew bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL; 173b4315306SDan Handley #endif 174b4315306SDan Handley 175b4315306SDan Handley return &bl31_params_mem.bl31_ep_info; 176b4315306SDan Handley } 177a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 178b4315306SDan Handley 179b4315306SDan Handley /******************************************************************************* 180b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 181b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 182b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 183b4315306SDan Handley ******************************************************************************/ 184*cab0b5b0SSoby Mathew void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, meminfo_t *mem_layout) 185b4315306SDan Handley { 186b4315306SDan Handley /* Initialize the console to provide early debug support */ 187b4315306SDan Handley console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, 188b4315306SDan Handley ARM_CONSOLE_BAUDRATE); 189b4315306SDan Handley 190b4315306SDan Handley /* Setup the BL2 memory layout */ 191b4315306SDan Handley bl2_tzram_layout = *mem_layout; 192b4315306SDan Handley 193b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 194b4315306SDan Handley plat_arm_io_setup(); 195*cab0b5b0SSoby Mathew 196*cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2 197*cab0b5b0SSoby Mathew if (tb_fw_config != 0) 198*cab0b5b0SSoby Mathew arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); 199*cab0b5b0SSoby Mathew #endif 200b4315306SDan Handley } 201b4315306SDan Handley 2020c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 203b4315306SDan Handley { 204*cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 205*cab0b5b0SSoby Mathew 20618e279ebSSoby Mathew generic_delay_timer_init(); 207b4315306SDan Handley } 208b4315306SDan Handley 209b4315306SDan Handley /* 210b4315306SDan Handley * Perform ARM standard platform setup. 211b4315306SDan Handley */ 212b4315306SDan Handley void arm_bl2_platform_setup(void) 213b4315306SDan Handley { 214*cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2 215*cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 216*cab0b5b0SSoby Mathew #endif 217*cab0b5b0SSoby Mathew 218b4315306SDan Handley /* Initialize the secure environment */ 219b4315306SDan Handley plat_arm_security_setup(); 220f145403cSRoberto Vargas 221f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 222f145403cSRoberto Vargas arm_nor_psci_do_mem_protect(); 223f145403cSRoberto Vargas #endif 224b4315306SDan Handley } 225b4315306SDan Handley 226b4315306SDan Handley void bl2_platform_setup(void) 227b4315306SDan Handley { 228b4315306SDan Handley arm_bl2_platform_setup(); 229b4315306SDan Handley } 230b4315306SDan Handley 231b4315306SDan Handley /******************************************************************************* 232b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 233b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 234b4315306SDan Handley ******************************************************************************/ 235b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 236b4315306SDan Handley { 237b5fa6563SSandrine Bailleux arm_setup_page_tables(bl2_tzram_layout.total_base, 238b4315306SDan Handley bl2_tzram_layout.total_size, 2390af559a8SSandrine Bailleux BL_CODE_BASE, 240ecdc898dSMasahiro Yamada BL_CODE_END, 2410af559a8SSandrine Bailleux BL_RO_DATA_BASE, 242ecdc898dSMasahiro Yamada BL_RO_DATA_END 243b4315306SDan Handley #if USE_COHERENT_MEM 24447497053SMasahiro Yamada , BL_COHERENT_RAM_BASE, 24547497053SMasahiro Yamada BL_COHERENT_RAM_END 246b4315306SDan Handley #endif 247b4315306SDan Handley ); 2486fe8aa2fSYatharth Kochar 2496fe8aa2fSYatharth Kochar #ifdef AARCH32 2506fe8aa2fSYatharth Kochar enable_mmu_secure(0); 2516fe8aa2fSYatharth Kochar #else 252b5fa6563SSandrine Bailleux enable_mmu_el1(0); 2536fe8aa2fSYatharth Kochar #endif 254b4315306SDan Handley } 255b4315306SDan Handley 256b4315306SDan Handley void bl2_plat_arch_setup(void) 257b4315306SDan Handley { 258b4315306SDan Handley arm_bl2_plat_arch_setup(); 259b4315306SDan Handley } 260b4315306SDan Handley 261a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2 26207570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 263a8aa7fecSYatharth Kochar { 264a8aa7fecSYatharth Kochar int err = 0; 265a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 26654661cd2SSummer Qin #ifdef SPD_opteed 26754661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 26854661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 26954661cd2SSummer Qin #endif 270a8aa7fecSYatharth Kochar assert(bl_mem_params); 271a8aa7fecSYatharth Kochar 272a8aa7fecSYatharth Kochar switch (image_id) { 2736fe8aa2fSYatharth Kochar #ifdef AARCH64 274a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 27554661cd2SSummer Qin #ifdef SPD_opteed 27654661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 27754661cd2SSummer Qin assert(pager_mem_params); 27854661cd2SSummer Qin 27954661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 28054661cd2SSummer Qin assert(paged_mem_params); 28154661cd2SSummer Qin 28254661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 28354661cd2SSummer Qin &pager_mem_params->image_info, 28454661cd2SSummer Qin &paged_mem_params->image_info); 28554661cd2SSummer Qin if (err != 0) { 28654661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 28754661cd2SSummer Qin } 28854661cd2SSummer Qin #endif 289a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 290a8aa7fecSYatharth Kochar break; 2916fe8aa2fSYatharth Kochar #endif 292a8aa7fecSYatharth Kochar 293a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 294a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 295a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 296a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 297a8aa7fecSYatharth Kochar break; 298a8aa7fecSYatharth Kochar 299a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 300a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 301a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 302a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 303a8aa7fecSYatharth Kochar if (err) { 304a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 305a8aa7fecSYatharth Kochar } 306a8aa7fecSYatharth Kochar break; 307a8aa7fecSYatharth Kochar #endif 308a8aa7fecSYatharth Kochar } 309a8aa7fecSYatharth Kochar 310a8aa7fecSYatharth Kochar return err; 311a8aa7fecSYatharth Kochar } 312a8aa7fecSYatharth Kochar 31307570d59SYatharth Kochar /******************************************************************************* 31407570d59SYatharth Kochar * This function can be used by the platforms to update/use image 31507570d59SYatharth Kochar * information for given `image_id`. 31607570d59SYatharth Kochar ******************************************************************************/ 31707570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id) 31807570d59SYatharth Kochar { 31907570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 32007570d59SYatharth Kochar } 32107570d59SYatharth Kochar 322a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */ 323a8aa7fecSYatharth Kochar 324b4315306SDan Handley /******************************************************************************* 325f59821d5SJuan Castillo * Populate the extents of memory available for loading SCP_BL2 (if used), 326b4315306SDan Handley * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2. 327b4315306SDan Handley ******************************************************************************/ 328f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo) 329b4315306SDan Handley { 330f59821d5SJuan Castillo *scp_bl2_meminfo = bl2_tzram_layout; 331b4315306SDan Handley } 332b4315306SDan Handley 333b4315306SDan Handley /******************************************************************************* 334d178637dSJuan Castillo * Before calling this function BL31 is loaded in memory and its entrypoint 335b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 336d178637dSJuan Castillo * the entrypoint of BL31 and set SPSR and security state. 337b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 338b4315306SDan Handley ******************************************************************************/ 339b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, 340b4315306SDan Handley entry_point_info_t *bl31_ep_info) 341b4315306SDan Handley { 342b4315306SDan Handley SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); 343b4315306SDan Handley bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, 344b4315306SDan Handley DISABLE_ALL_EXCEPTIONS); 345b4315306SDan Handley } 346b4315306SDan Handley 347b4315306SDan Handley 348b4315306SDan Handley /******************************************************************************* 349d178637dSJuan Castillo * Before calling this function BL32 is loaded in memory and its entrypoint 350b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 351d178637dSJuan Castillo * the entrypoint of BL32 and set SPSR and security state. 352b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 353b4315306SDan Handley ******************************************************************************/ 35481d139d5SAntonio Nino Diaz #ifdef BL32_BASE 355b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, 356b4315306SDan Handley entry_point_info_t *bl32_ep_info) 357b4315306SDan Handley { 358b4315306SDan Handley SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE); 359b4315306SDan Handley bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry(); 360b4315306SDan Handley } 361b4315306SDan Handley 362b4315306SDan Handley /******************************************************************************* 363b4315306SDan Handley * Populate the extents of memory available for loading BL32 364b4315306SDan Handley ******************************************************************************/ 365b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) 366b4315306SDan Handley { 367b4315306SDan Handley /* 368b4315306SDan Handley * Populate the extents of memory available for loading BL32. 369b4315306SDan Handley */ 370b4315306SDan Handley bl32_meminfo->total_base = BL32_BASE; 371b4315306SDan Handley bl32_meminfo->free_base = BL32_BASE; 372b4315306SDan Handley bl32_meminfo->total_size = 373b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 374b4315306SDan Handley bl32_meminfo->free_size = 375b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 376b4315306SDan Handley } 37781d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 378b4315306SDan Handley 37981d139d5SAntonio Nino Diaz /******************************************************************************* 38081d139d5SAntonio Nino Diaz * Before calling this function BL33 is loaded in memory and its entrypoint 38181d139d5SAntonio Nino Diaz * is set by load_image. This is a placeholder for the platform to change 38281d139d5SAntonio Nino Diaz * the entrypoint of BL33 and set SPSR and security state. 38381d139d5SAntonio Nino Diaz * On ARM standard platforms we only set the security state of the entrypoint 38481d139d5SAntonio Nino Diaz ******************************************************************************/ 38581d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image, 38681d139d5SAntonio Nino Diaz entry_point_info_t *bl33_ep_info) 38781d139d5SAntonio Nino Diaz { 38881d139d5SAntonio Nino Diaz SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE); 38981d139d5SAntonio Nino Diaz bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry(); 39081d139d5SAntonio Nino Diaz } 391b4315306SDan Handley 392b4315306SDan Handley /******************************************************************************* 393b4315306SDan Handley * Populate the extents of memory available for loading BL33 394b4315306SDan Handley ******************************************************************************/ 395b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) 396b4315306SDan Handley { 397b4315306SDan Handley bl33_meminfo->total_base = ARM_NS_DRAM1_BASE; 398b4315306SDan Handley bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE; 399b4315306SDan Handley bl33_meminfo->free_base = ARM_NS_DRAM1_BASE; 400b4315306SDan Handley bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE; 401b4315306SDan Handley } 402a8aa7fecSYatharth Kochar 403a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 404