1b4315306SDan Handley /* 2*9814bfc1SLouis Mayencourt * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7a8aa7fecSYatharth Kochar #include <assert.h> 8b4315306SDan Handley #include <string.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 17*9814bfc1SLouis Mayencourt #include <lib/fconf/fconf.h> 1809d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 1909d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 2009d40e0eSAntonio Nino Diaz #endif 2109d40e0eSAntonio Nino Diaz #include <lib/utils.h> 22bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 2309d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2409d40e0eSAntonio Nino Diaz 25b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 26b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 27b4315306SDan Handley 28caf4eca1SSoby Mathew /* 29c099cd39SSoby Mathew * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is 30c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 31caf4eca1SSoby Mathew */ 32c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 33caf4eca1SSoby Mathew 34a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 350c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 36a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 37a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 38a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 39a8aa7fecSYatharth Kochar 40d323af9eSDaniel Boulby #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 41d323af9eSDaniel Boulby bl2_tzram_layout.total_base, \ 42d323af9eSDaniel Boulby bl2_tzram_layout.total_size, \ 43d323af9eSDaniel Boulby MT_MEMORY | MT_RW | MT_SECURE) 44d323af9eSDaniel Boulby 454a581b06SDimitris Papastamos 46490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load 474a581b06SDimitris Papastamos 48b4315306SDan Handley /******************************************************************************* 49b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 50b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 51b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 52b4315306SDan Handley ******************************************************************************/ 536c77e749SSandrine Bailleux void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, 546c77e749SSandrine Bailleux struct meminfo *mem_layout) 55b4315306SDan Handley { 56b4315306SDan Handley /* Initialize the console to provide early debug support */ 5788a0523eSAntonio Nino Diaz arm_console_boot_init(); 58b4315306SDan Handley 59b4315306SDan Handley /* Setup the BL2 memory layout */ 60b4315306SDan Handley bl2_tzram_layout = *mem_layout; 61b4315306SDan Handley 62*9814bfc1SLouis Mayencourt /* Fill the properties struct with the info from the config dtb */ 63*9814bfc1SLouis Mayencourt if (tb_fw_config != 0U) { 64*9814bfc1SLouis Mayencourt fconf_populate(tb_fw_config); 65*9814bfc1SLouis Mayencourt } 66*9814bfc1SLouis Mayencourt 67b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 68b4315306SDan Handley plat_arm_io_setup(); 69b4315306SDan Handley } 70b4315306SDan Handley 710c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 72b4315306SDan Handley { 73cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 74cab0b5b0SSoby Mathew 7518e279ebSSoby Mathew generic_delay_timer_init(); 76b4315306SDan Handley } 77b4315306SDan Handley 78b4315306SDan Handley /* 796e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 806e79f9fdSSoby Mathew * configuration here. 81b4315306SDan Handley */ 826e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 83b4315306SDan Handley { 84cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 856e79f9fdSSoby Mathew } 86cab0b5b0SSoby Mathew 876e79f9fdSSoby Mathew /* 886e79f9fdSSoby Mathew * Perform ARM standard platform setup. 896e79f9fdSSoby Mathew */ 906e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 916e79f9fdSSoby Mathew { 92b4315306SDan Handley /* Initialize the secure environment */ 93b4315306SDan Handley plat_arm_security_setup(); 94f145403cSRoberto Vargas 95f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 96638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 97f145403cSRoberto Vargas #endif 98b4315306SDan Handley } 99b4315306SDan Handley 100b4315306SDan Handley void bl2_platform_setup(void) 101b4315306SDan Handley { 102b4315306SDan Handley arm_bl2_platform_setup(); 103b4315306SDan Handley } 104b4315306SDan Handley 105b4315306SDan Handley /******************************************************************************* 106b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 107b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 108b4315306SDan Handley ******************************************************************************/ 109b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 110b4315306SDan Handley { 111943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG 112943bb7f8SSoby Mathew /* 113943bb7f8SSoby Mathew * Ensure ARM platforms don't use coherent memory in BL2 unless 114943bb7f8SSoby Mathew * cryptocell integration is enabled. 115943bb7f8SSoby Mathew */ 116d323af9eSDaniel Boulby assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); 117b4315306SDan Handley #endif 118d323af9eSDaniel Boulby 119d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 120d323af9eSDaniel Boulby MAP_BL2_TOTAL, 1212ecaafd2SDaniel Boulby ARM_MAP_BL_RO, 1221eb735d7SRoberto Vargas #if USE_ROMLIB 1231eb735d7SRoberto Vargas ARM_MAP_ROMLIB_CODE, 1241eb735d7SRoberto Vargas ARM_MAP_ROMLIB_DATA, 1251eb735d7SRoberto Vargas #endif 126943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG 127943bb7f8SSoby Mathew ARM_MAP_BL_COHERENT_RAM, 128943bb7f8SSoby Mathew #endif 129d323af9eSDaniel Boulby {0} 130d323af9eSDaniel Boulby }; 131d323af9eSDaniel Boulby 1320916c38dSRoberto Vargas setup_page_tables(bl_regions, plat_arm_get_mmap()); 1336fe8aa2fSYatharth Kochar 134402b3cf8SJulius Werner #ifdef __aarch64__ 135b5fa6563SSandrine Bailleux enable_mmu_el1(0); 136402b3cf8SJulius Werner #else 137402b3cf8SJulius Werner enable_mmu_svc_mon(0); 1386fe8aa2fSYatharth Kochar #endif 1391eb735d7SRoberto Vargas 1401eb735d7SRoberto Vargas arm_setup_romlib(); 141b4315306SDan Handley } 142b4315306SDan Handley 143b4315306SDan Handley void bl2_plat_arch_setup(void) 144b4315306SDan Handley { 145b4315306SDan Handley arm_bl2_plat_arch_setup(); 146b4315306SDan Handley } 147b4315306SDan Handley 14807570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 149a8aa7fecSYatharth Kochar { 150a8aa7fecSYatharth Kochar int err = 0; 151a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 15254661cd2SSummer Qin #ifdef SPD_opteed 15354661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 15454661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 15554661cd2SSummer Qin #endif 156a8aa7fecSYatharth Kochar assert(bl_mem_params); 157a8aa7fecSYatharth Kochar 158a8aa7fecSYatharth Kochar switch (image_id) { 159402b3cf8SJulius Werner #ifdef __aarch64__ 160a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 16154661cd2SSummer Qin #ifdef SPD_opteed 16254661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 16354661cd2SSummer Qin assert(pager_mem_params); 16454661cd2SSummer Qin 16554661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 16654661cd2SSummer Qin assert(paged_mem_params); 16754661cd2SSummer Qin 16854661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 16954661cd2SSummer Qin &pager_mem_params->image_info, 17054661cd2SSummer Qin &paged_mem_params->image_info); 17154661cd2SSummer Qin if (err != 0) { 17254661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 17354661cd2SSummer Qin } 17454661cd2SSummer Qin #endif 175a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 176a8aa7fecSYatharth Kochar break; 1776fe8aa2fSYatharth Kochar #endif 178a8aa7fecSYatharth Kochar 179a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 180a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 181a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 182a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 183a8aa7fecSYatharth Kochar break; 184a8aa7fecSYatharth Kochar 185a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 186a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 187a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 188a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 189a8aa7fecSYatharth Kochar if (err) { 190a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 191a8aa7fecSYatharth Kochar } 192a8aa7fecSYatharth Kochar break; 193a8aa7fecSYatharth Kochar #endif 194649c48f5SJonathan Wright default: 195649c48f5SJonathan Wright /* Do nothing in default case */ 196649c48f5SJonathan Wright break; 197a8aa7fecSYatharth Kochar } 198a8aa7fecSYatharth Kochar 199a8aa7fecSYatharth Kochar return err; 200a8aa7fecSYatharth Kochar } 201a8aa7fecSYatharth Kochar 20207570d59SYatharth Kochar /******************************************************************************* 20307570d59SYatharth Kochar * This function can be used by the platforms to update/use image 20407570d59SYatharth Kochar * information for given `image_id`. 20507570d59SYatharth Kochar ******************************************************************************/ 206490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id) 20707570d59SYatharth Kochar { 20807570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 20907570d59SYatharth Kochar } 21007570d59SYatharth Kochar 211490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id) 212490eeb04SDaniel Boulby { 213490eeb04SDaniel Boulby return arm_bl2_plat_handle_post_image_load(image_id); 214490eeb04SDaniel Boulby } 215