xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 943bb7f8f4691966e0d2663a4ba0ef77af7d313a)
1b4315306SDan Handley /*
20c306cc0SSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch_helpers.h>
8b4315306SDan Handley #include <arm_def.h>
9a8aa7fecSYatharth Kochar #include <assert.h>
10b4315306SDan Handley #include <bl_common.h>
11a8aa7fecSYatharth Kochar #include <debug.h>
12a8aa7fecSYatharth Kochar #include <desc_image_load.h>
1318e279ebSSoby Mathew #include <generic_delay_timer.h>
1454661cd2SSummer Qin #ifdef SPD_opteed
1554661cd2SSummer Qin #include <optee_utils.h>
1654661cd2SSummer Qin #endif
17b4315306SDan Handley #include <plat_arm.h>
18c243e30bSdp-arm #include <platform.h>
194adb10c1SIsla Mitchell #include <platform_def.h>
20b4315306SDan Handley #include <string.h>
2132f0d3c6SDouglas Raillard #include <utils.h>
22b4315306SDan Handley 
23b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
24b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
25b4315306SDan Handley 
26caf4eca1SSoby Mathew /*
27c099cd39SSoby Mathew  * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is
28c099cd39SSoby Mathew  * for `meminfo_t` data structure and fw_configs passed from BL1.
29caf4eca1SSoby Mathew  */
30c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
31caf4eca1SSoby Mathew 
32a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
330c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2
34a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
35a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
36a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
37a8aa7fecSYatharth Kochar 
38d323af9eSDaniel Boulby #define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
39d323af9eSDaniel Boulby 					bl2_tzram_layout.total_base,	\
40d323af9eSDaniel Boulby 					bl2_tzram_layout.total_size,	\
41d323af9eSDaniel Boulby 					MT_MEMORY | MT_RW | MT_SECURE)
42d323af9eSDaniel Boulby 
434a581b06SDimitris Papastamos #if LOAD_IMAGE_V2
444a581b06SDimitris Papastamos 
45490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load
464a581b06SDimitris Papastamos 
474a581b06SDimitris Papastamos #else /* LOAD_IMAGE_V2 */
484a581b06SDimitris Papastamos 
49b4315306SDan Handley /*******************************************************************************
50b4315306SDan Handley  * This structure represents the superset of information that is passed to
51d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
52b4315306SDan Handley  * and other platform specific params
53b4315306SDan Handley  ******************************************************************************/
54b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
55b4315306SDan Handley 	bl31_params_t bl31_params;
56b4315306SDan Handley 	image_info_t bl31_image_info;
57b4315306SDan Handley 	image_info_t bl32_image_info;
58b4315306SDan Handley 	image_info_t bl33_image_info;
59b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
60b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
61b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
62b4315306SDan Handley } bl2_to_bl31_params_mem_t;
63b4315306SDan Handley 
64b4315306SDan Handley 
65b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
66b4315306SDan Handley 
67b4315306SDan Handley 
68b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
69b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
70b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
71b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
72b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
73f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
74b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
75b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
76b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
77b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
78b4315306SDan Handley 
794518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
804518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
814518dd9aSDavid Wang {
824518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
834518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
844518dd9aSDavid Wang 		.total_base = BL31_BASE,
854518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
864518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
874518dd9aSDavid Wang 		.free_base = BL31_BASE,
884518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
894518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
904518dd9aSDavid Wang 	};
91b4315306SDan Handley 
924518dd9aSDavid Wang 	return &bl2_dram_layout;
934518dd9aSDavid Wang }
944518dd9aSDavid Wang #else
95b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
96b4315306SDan Handley {
97b4315306SDan Handley 	return &bl2_tzram_layout;
98b4315306SDan Handley }
99a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
100b4315306SDan Handley 
101b4315306SDan Handley /*******************************************************************************
102b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
103b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
104b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
105b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
106b4315306SDan Handley  * structure whose information is passed to BL31
107b4315306SDan Handley  * NOTE: This function should be called only once and should be done
108b4315306SDan Handley  * before generating params to BL31
109b4315306SDan Handley  ******************************************************************************/
110b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
111b4315306SDan Handley {
112b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
113b4315306SDan Handley 
114b4315306SDan Handley 	/*
115b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
116d178637dSJuan Castillo 	 * be passed to BL31
117b4315306SDan Handley 	 */
11832f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
119b4315306SDan Handley 
120b4315306SDan Handley 	/* Assign memory for TF related information */
121b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
122b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
123b4315306SDan Handley 
124d178637dSJuan Castillo 	/* Fill BL31 related information */
125b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
126b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
127b4315306SDan Handley 		VERSION_1, 0);
128b4315306SDan Handley 
129d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
13081d139d5SAntonio Nino Diaz #ifdef BL32_BASE
131b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
132b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
133b4315306SDan Handley 		VERSION_1, 0);
134b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
135b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
136b4315306SDan Handley 		VERSION_1, 0);
13781d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
138b4315306SDan Handley 
139d178637dSJuan Castillo 	/* Fill BL33 related information */
140b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
141b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
142b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
143b4315306SDan Handley 
144d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
145b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
146b4315306SDan Handley 
147b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
148b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
149b4315306SDan Handley 		VERSION_1, 0);
150b4315306SDan Handley 
151b4315306SDan Handley 	return bl2_to_bl31_params;
152b4315306SDan Handley }
153b4315306SDan Handley 
154b4315306SDan Handley /* Flush the TF params and the TF plat params */
155b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
156b4315306SDan Handley {
157b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
158b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
159b4315306SDan Handley }
160b4315306SDan Handley 
161b4315306SDan Handley /*******************************************************************************
162b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
163b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
164b4315306SDan Handley  ******************************************************************************/
165b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
166b4315306SDan Handley {
167b4315306SDan Handley #if DEBUG
1680c306cc0SSoby Mathew 	bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL;
169b4315306SDan Handley #endif
170b4315306SDan Handley 
171b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
172b4315306SDan Handley }
173a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
174b4315306SDan Handley 
175b4315306SDan Handley /*******************************************************************************
176b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
177b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
178b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
179b4315306SDan Handley  ******************************************************************************/
1806c77e749SSandrine Bailleux void arm_bl2_early_platform_setup(uintptr_t tb_fw_config,
1816c77e749SSandrine Bailleux 				  struct meminfo *mem_layout)
182b4315306SDan Handley {
183b4315306SDan Handley 	/* Initialize the console to provide early debug support */
18488a0523eSAntonio Nino Diaz 	arm_console_boot_init();
185b4315306SDan Handley 
186b4315306SDan Handley 	/* Setup the BL2 memory layout */
187b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
188b4315306SDan Handley 
189b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
190b4315306SDan Handley 	plat_arm_io_setup();
191cab0b5b0SSoby Mathew 
192cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
193da5f2745SSoby Mathew 	if (tb_fw_config != 0U)
194cab0b5b0SSoby Mathew 		arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
195cab0b5b0SSoby Mathew #endif
196b4315306SDan Handley }
197b4315306SDan Handley 
1980c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
199b4315306SDan Handley {
200cab0b5b0SSoby Mathew 	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
201cab0b5b0SSoby Mathew 
20218e279ebSSoby Mathew 	generic_delay_timer_init();
203b4315306SDan Handley }
204b4315306SDan Handley 
205b4315306SDan Handley /*
2066e79f9fdSSoby Mathew  * Perform  BL2 preload setup. Currently we initialise the dynamic
2076e79f9fdSSoby Mathew  * configuration here.
208b4315306SDan Handley  */
2096e79f9fdSSoby Mathew void bl2_plat_preload_setup(void)
210b4315306SDan Handley {
211cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
212cab0b5b0SSoby Mathew 	arm_bl2_dyn_cfg_init();
213cab0b5b0SSoby Mathew #endif
2146e79f9fdSSoby Mathew }
215cab0b5b0SSoby Mathew 
2166e79f9fdSSoby Mathew /*
2176e79f9fdSSoby Mathew  * Perform ARM standard platform setup.
2186e79f9fdSSoby Mathew  */
2196e79f9fdSSoby Mathew void arm_bl2_platform_setup(void)
2206e79f9fdSSoby Mathew {
221b4315306SDan Handley 	/* Initialize the secure environment */
222b4315306SDan Handley 	plat_arm_security_setup();
223f145403cSRoberto Vargas 
224f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
225638b034cSRoberto Vargas 	arm_nor_psci_do_static_mem_protect();
226f145403cSRoberto Vargas #endif
227b4315306SDan Handley }
228b4315306SDan Handley 
229b4315306SDan Handley void bl2_platform_setup(void)
230b4315306SDan Handley {
231b4315306SDan Handley 	arm_bl2_platform_setup();
232b4315306SDan Handley }
233b4315306SDan Handley 
234b4315306SDan Handley /*******************************************************************************
235b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
236b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
237b4315306SDan Handley  ******************************************************************************/
238b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
239b4315306SDan Handley {
240*943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
241*943bb7f8SSoby Mathew 	/*
242*943bb7f8SSoby Mathew 	 * Ensure ARM platforms don't use coherent memory in BL2 unless
243*943bb7f8SSoby Mathew 	 * cryptocell integration is enabled.
244*943bb7f8SSoby Mathew 	 */
245d323af9eSDaniel Boulby 	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
246b4315306SDan Handley #endif
247d323af9eSDaniel Boulby 
248d323af9eSDaniel Boulby 	const mmap_region_t bl_regions[] = {
249d323af9eSDaniel Boulby 		MAP_BL2_TOTAL,
2502ecaafd2SDaniel Boulby 		ARM_MAP_BL_RO,
2511eb735d7SRoberto Vargas #if USE_ROMLIB
2521eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_CODE,
2531eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_DATA,
2541eb735d7SRoberto Vargas #endif
255*943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG
256*943bb7f8SSoby Mathew 		ARM_MAP_BL_COHERENT_RAM,
257*943bb7f8SSoby Mathew #endif
258d323af9eSDaniel Boulby 		{0}
259d323af9eSDaniel Boulby 	};
260d323af9eSDaniel Boulby 
261d323af9eSDaniel Boulby 	arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
2626fe8aa2fSYatharth Kochar 
2636fe8aa2fSYatharth Kochar #ifdef AARCH32
2641e54cbb8SAntonio Nino Diaz 	enable_mmu_svc_mon(0);
2656fe8aa2fSYatharth Kochar #else
266b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2676fe8aa2fSYatharth Kochar #endif
2681eb735d7SRoberto Vargas 
2691eb735d7SRoberto Vargas 	arm_setup_romlib();
270b4315306SDan Handley }
271b4315306SDan Handley 
272b4315306SDan Handley void bl2_plat_arch_setup(void)
273b4315306SDan Handley {
274b4315306SDan Handley 	arm_bl2_plat_arch_setup();
275b4315306SDan Handley }
276b4315306SDan Handley 
277a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
27807570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
279a8aa7fecSYatharth Kochar {
280a8aa7fecSYatharth Kochar 	int err = 0;
281a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
28254661cd2SSummer Qin #ifdef SPD_opteed
28354661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
28454661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
28554661cd2SSummer Qin #endif
286a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
287a8aa7fecSYatharth Kochar 
288a8aa7fecSYatharth Kochar 	switch (image_id) {
2896fe8aa2fSYatharth Kochar #ifdef AARCH64
290a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
29154661cd2SSummer Qin #ifdef SPD_opteed
29254661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
29354661cd2SSummer Qin 		assert(pager_mem_params);
29454661cd2SSummer Qin 
29554661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
29654661cd2SSummer Qin 		assert(paged_mem_params);
29754661cd2SSummer Qin 
29854661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
29954661cd2SSummer Qin 				&pager_mem_params->image_info,
30054661cd2SSummer Qin 				&paged_mem_params->image_info);
30154661cd2SSummer Qin 		if (err != 0) {
30254661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
30354661cd2SSummer Qin 		}
30454661cd2SSummer Qin #endif
305a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
306a8aa7fecSYatharth Kochar 		break;
3076fe8aa2fSYatharth Kochar #endif
308a8aa7fecSYatharth Kochar 
309a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
310a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
311a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
312a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
313a8aa7fecSYatharth Kochar 		break;
314a8aa7fecSYatharth Kochar 
315a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
316a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
317a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
318a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
319a8aa7fecSYatharth Kochar 		if (err) {
320a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
321a8aa7fecSYatharth Kochar 		}
322a8aa7fecSYatharth Kochar 		break;
323a8aa7fecSYatharth Kochar #endif
324649c48f5SJonathan Wright 	default:
325649c48f5SJonathan Wright 		/* Do nothing in default case */
326649c48f5SJonathan Wright 		break;
327a8aa7fecSYatharth Kochar 	}
328a8aa7fecSYatharth Kochar 
329a8aa7fecSYatharth Kochar 	return err;
330a8aa7fecSYatharth Kochar }
331a8aa7fecSYatharth Kochar 
33207570d59SYatharth Kochar /*******************************************************************************
33307570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
33407570d59SYatharth Kochar  * information for given `image_id`.
33507570d59SYatharth Kochar  ******************************************************************************/
336490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
33707570d59SYatharth Kochar {
33807570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
33907570d59SYatharth Kochar }
34007570d59SYatharth Kochar 
341490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id)
342490eeb04SDaniel Boulby {
343490eeb04SDaniel Boulby 	return arm_bl2_plat_handle_post_image_load(image_id);
344490eeb04SDaniel Boulby }
345490eeb04SDaniel Boulby 
346a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
347a8aa7fecSYatharth Kochar 
348b4315306SDan Handley /*******************************************************************************
349f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
350b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
351b4315306SDan Handley  ******************************************************************************/
352f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
353b4315306SDan Handley {
354f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
355b4315306SDan Handley }
356b4315306SDan Handley 
357b4315306SDan Handley /*******************************************************************************
358d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
359b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
360d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
361b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
362b4315306SDan Handley  ******************************************************************************/
363b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
364b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
365b4315306SDan Handley {
366b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
367b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
368b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
369b4315306SDan Handley }
370b4315306SDan Handley 
371b4315306SDan Handley 
372b4315306SDan Handley /*******************************************************************************
373d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
374b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
375d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
376b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
377b4315306SDan Handley  ******************************************************************************/
37881d139d5SAntonio Nino Diaz #ifdef BL32_BASE
379b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
380b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
381b4315306SDan Handley {
382b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
383b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
384b4315306SDan Handley }
385b4315306SDan Handley 
386b4315306SDan Handley /*******************************************************************************
387b4315306SDan Handley  * Populate the extents of memory available for loading BL32
388b4315306SDan Handley  ******************************************************************************/
389b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
390b4315306SDan Handley {
391b4315306SDan Handley 	/*
392b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
393b4315306SDan Handley 	 */
394b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
395b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
396b4315306SDan Handley 	bl32_meminfo->total_size =
397b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
398b4315306SDan Handley 	bl32_meminfo->free_size =
399b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
400b4315306SDan Handley }
40181d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
402b4315306SDan Handley 
40381d139d5SAntonio Nino Diaz /*******************************************************************************
40481d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
40581d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
40681d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
40781d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
40881d139d5SAntonio Nino Diaz  ******************************************************************************/
40981d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
41081d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
41181d139d5SAntonio Nino Diaz {
41281d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
41381d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
41481d139d5SAntonio Nino Diaz }
415b4315306SDan Handley 
416b4315306SDan Handley /*******************************************************************************
417b4315306SDan Handley  * Populate the extents of memory available for loading BL33
418b4315306SDan Handley  ******************************************************************************/
419b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
420b4315306SDan Handley {
421b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
422b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
423b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
424b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
425b4315306SDan Handley }
426a8aa7fecSYatharth Kochar 
427a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
428