xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 6e79f9fd4b65f473374391595e31c155e9e0ad85)
1b4315306SDan Handley /*
20c306cc0SSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch_helpers.h>
8b4315306SDan Handley #include <arm_def.h>
9a8aa7fecSYatharth Kochar #include <assert.h>
10b4315306SDan Handley #include <bl_common.h>
11bf4698fdSAntonio Nino Diaz #include <console.h>
12a8aa7fecSYatharth Kochar #include <debug.h>
13a8aa7fecSYatharth Kochar #include <desc_image_load.h>
1418e279ebSSoby Mathew #include <generic_delay_timer.h>
1554661cd2SSummer Qin #ifdef SPD_opteed
1654661cd2SSummer Qin #include <optee_utils.h>
1754661cd2SSummer Qin #endif
18b4315306SDan Handley #include <plat_arm.h>
19c243e30bSdp-arm #include <platform.h>
204adb10c1SIsla Mitchell #include <platform_def.h>
21b4315306SDan Handley #include <string.h>
2232f0d3c6SDouglas Raillard #include <utils.h>
23b4315306SDan Handley 
24b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
25b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
26b4315306SDan Handley 
27caf4eca1SSoby Mathew /*
28caf4eca1SSoby Mathew  * Check that BL2_BASE is atleast a page over ARM_BL_RAM_BASE. The page is for
29caf4eca1SSoby Mathew  * `meminfo_t` data structure and TB_FW_CONFIG passed from BL1. Not needed
30caf4eca1SSoby Mathew  * when BL2 is compiled for BL_AT_EL3 as BL2 doesn't need any info from BL1 and
31caf4eca1SSoby Mathew  * BL2 is loaded at base of usable SRAM.
32caf4eca1SSoby Mathew  */
33caf4eca1SSoby Mathew #if BL2_AT_EL3
34caf4eca1SSoby Mathew #define BL1_MEMINFO_OFFSET	0x0
35caf4eca1SSoby Mathew #else
36caf4eca1SSoby Mathew #define BL1_MEMINFO_OFFSET	PAGE_SIZE
37caf4eca1SSoby Mathew #endif
38caf4eca1SSoby Mathew 
39caf4eca1SSoby Mathew CASSERT(BL2_BASE >= (ARM_BL_RAM_BASE + BL1_MEMINFO_OFFSET), assert_bl2_base_overflows);
40caf4eca1SSoby Mathew 
41a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
420c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2
43a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
44a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
45a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
46a8aa7fecSYatharth Kochar 
47a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
48a8aa7fecSYatharth Kochar 
49a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load
50a8aa7fecSYatharth Kochar 
51a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
52b4315306SDan Handley 
53b4315306SDan Handley /*******************************************************************************
54b4315306SDan Handley  * This structure represents the superset of information that is passed to
55d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
56b4315306SDan Handley  * and other platform specific params
57b4315306SDan Handley  ******************************************************************************/
58b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
59b4315306SDan Handley 	bl31_params_t bl31_params;
60b4315306SDan Handley 	image_info_t bl31_image_info;
61b4315306SDan Handley 	image_info_t bl32_image_info;
62b4315306SDan Handley 	image_info_t bl33_image_info;
63b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
64b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
65b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
66b4315306SDan Handley } bl2_to_bl31_params_mem_t;
67b4315306SDan Handley 
68b4315306SDan Handley 
69b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
70b4315306SDan Handley 
71b4315306SDan Handley 
72b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
73b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
74b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
75b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
76b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
77f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
78b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
79b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
80b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
81b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
82b4315306SDan Handley 
834518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
844518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
854518dd9aSDavid Wang {
864518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
874518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
884518dd9aSDavid Wang 		.total_base = BL31_BASE,
894518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
904518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
914518dd9aSDavid Wang 		.free_base = BL31_BASE,
924518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
934518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
944518dd9aSDavid Wang 	};
95b4315306SDan Handley 
964518dd9aSDavid Wang 	return &bl2_dram_layout;
974518dd9aSDavid Wang }
984518dd9aSDavid Wang #else
99b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
100b4315306SDan Handley {
101b4315306SDan Handley 	return &bl2_tzram_layout;
102b4315306SDan Handley }
103a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
104b4315306SDan Handley 
105b4315306SDan Handley /*******************************************************************************
106b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
107b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
108b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
109b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
110b4315306SDan Handley  * structure whose information is passed to BL31
111b4315306SDan Handley  * NOTE: This function should be called only once and should be done
112b4315306SDan Handley  * before generating params to BL31
113b4315306SDan Handley  ******************************************************************************/
114b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
115b4315306SDan Handley {
116b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
117b4315306SDan Handley 
118b4315306SDan Handley 	/*
119b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
120d178637dSJuan Castillo 	 * be passed to BL31
121b4315306SDan Handley 	 */
12232f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
123b4315306SDan Handley 
124b4315306SDan Handley 	/* Assign memory for TF related information */
125b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
126b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
127b4315306SDan Handley 
128d178637dSJuan Castillo 	/* Fill BL31 related information */
129b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
130b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
131b4315306SDan Handley 		VERSION_1, 0);
132b4315306SDan Handley 
133d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
13481d139d5SAntonio Nino Diaz #ifdef BL32_BASE
135b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
136b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
137b4315306SDan Handley 		VERSION_1, 0);
138b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
139b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
140b4315306SDan Handley 		VERSION_1, 0);
14181d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
142b4315306SDan Handley 
143d178637dSJuan Castillo 	/* Fill BL33 related information */
144b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
145b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
146b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
147b4315306SDan Handley 
148d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
149b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
150b4315306SDan Handley 
151b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
152b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
153b4315306SDan Handley 		VERSION_1, 0);
154b4315306SDan Handley 
155b4315306SDan Handley 	return bl2_to_bl31_params;
156b4315306SDan Handley }
157b4315306SDan Handley 
158b4315306SDan Handley /* Flush the TF params and the TF plat params */
159b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
160b4315306SDan Handley {
161b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
162b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
163b4315306SDan Handley }
164b4315306SDan Handley 
165b4315306SDan Handley /*******************************************************************************
166b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
167b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
168b4315306SDan Handley  ******************************************************************************/
169b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
170b4315306SDan Handley {
171b4315306SDan Handley #if DEBUG
1720c306cc0SSoby Mathew 	bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL;
173b4315306SDan Handley #endif
174b4315306SDan Handley 
175b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
176b4315306SDan Handley }
177a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
178b4315306SDan Handley 
179b4315306SDan Handley /*******************************************************************************
180b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
181b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
182b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
183b4315306SDan Handley  ******************************************************************************/
184cab0b5b0SSoby Mathew void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, meminfo_t *mem_layout)
185b4315306SDan Handley {
186b4315306SDan Handley 	/* Initialize the console to provide early debug support */
187bf4698fdSAntonio Nino Diaz 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
188bf4698fdSAntonio Nino Diaz 			ARM_CONSOLE_BAUDRATE);
189b4315306SDan Handley 
190b4315306SDan Handley 	/* Setup the BL2 memory layout */
191b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
192b4315306SDan Handley 
193b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
194b4315306SDan Handley 	plat_arm_io_setup();
195cab0b5b0SSoby Mathew 
196cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
197da5f2745SSoby Mathew 	if (tb_fw_config != 0U)
198cab0b5b0SSoby Mathew 		arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
199cab0b5b0SSoby Mathew #endif
200b4315306SDan Handley }
201b4315306SDan Handley 
2020c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
203b4315306SDan Handley {
204cab0b5b0SSoby Mathew 	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
205cab0b5b0SSoby Mathew 
20618e279ebSSoby Mathew 	generic_delay_timer_init();
207b4315306SDan Handley }
208b4315306SDan Handley 
209b4315306SDan Handley /*
210*6e79f9fdSSoby Mathew  * Perform  BL2 preload setup. Currently we initialise the dynamic
211*6e79f9fdSSoby Mathew  * configuration here.
212b4315306SDan Handley  */
213*6e79f9fdSSoby Mathew void bl2_plat_preload_setup(void)
214b4315306SDan Handley {
215cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
216cab0b5b0SSoby Mathew 	arm_bl2_dyn_cfg_init();
217cab0b5b0SSoby Mathew #endif
218*6e79f9fdSSoby Mathew }
219cab0b5b0SSoby Mathew 
220*6e79f9fdSSoby Mathew /*
221*6e79f9fdSSoby Mathew  * Perform ARM standard platform setup.
222*6e79f9fdSSoby Mathew  */
223*6e79f9fdSSoby Mathew void arm_bl2_platform_setup(void)
224*6e79f9fdSSoby Mathew {
225b4315306SDan Handley 	/* Initialize the secure environment */
226b4315306SDan Handley 	plat_arm_security_setup();
227f145403cSRoberto Vargas 
228f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
229638b034cSRoberto Vargas 	arm_nor_psci_do_static_mem_protect();
230f145403cSRoberto Vargas #endif
231b4315306SDan Handley }
232b4315306SDan Handley 
233b4315306SDan Handley void bl2_platform_setup(void)
234b4315306SDan Handley {
235b4315306SDan Handley 	arm_bl2_platform_setup();
236b4315306SDan Handley }
237b4315306SDan Handley 
238b4315306SDan Handley /*******************************************************************************
239b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
240b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
241b4315306SDan Handley  ******************************************************************************/
242b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
243b4315306SDan Handley {
244b5fa6563SSandrine Bailleux 	arm_setup_page_tables(bl2_tzram_layout.total_base,
245b4315306SDan Handley 			      bl2_tzram_layout.total_size,
2460af559a8SSandrine Bailleux 			      BL_CODE_BASE,
247ecdc898dSMasahiro Yamada 			      BL_CODE_END,
2480af559a8SSandrine Bailleux 			      BL_RO_DATA_BASE,
249ecdc898dSMasahiro Yamada 			      BL_RO_DATA_END
250b4315306SDan Handley #if USE_COHERENT_MEM
25147497053SMasahiro Yamada 			      , BL_COHERENT_RAM_BASE,
25247497053SMasahiro Yamada 			      BL_COHERENT_RAM_END
253b4315306SDan Handley #endif
254b4315306SDan Handley 			      );
2556fe8aa2fSYatharth Kochar 
2566fe8aa2fSYatharth Kochar #ifdef AARCH32
2576fe8aa2fSYatharth Kochar 	enable_mmu_secure(0);
2586fe8aa2fSYatharth Kochar #else
259b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2606fe8aa2fSYatharth Kochar #endif
261b4315306SDan Handley }
262b4315306SDan Handley 
263b4315306SDan Handley void bl2_plat_arch_setup(void)
264b4315306SDan Handley {
265b4315306SDan Handley 	arm_bl2_plat_arch_setup();
266b4315306SDan Handley }
267b4315306SDan Handley 
268a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
26907570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
270a8aa7fecSYatharth Kochar {
271a8aa7fecSYatharth Kochar 	int err = 0;
272a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
27354661cd2SSummer Qin #ifdef SPD_opteed
27454661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
27554661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
27654661cd2SSummer Qin #endif
277a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
278a8aa7fecSYatharth Kochar 
279a8aa7fecSYatharth Kochar 	switch (image_id) {
2806fe8aa2fSYatharth Kochar #ifdef AARCH64
281a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
28254661cd2SSummer Qin #ifdef SPD_opteed
28354661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
28454661cd2SSummer Qin 		assert(pager_mem_params);
28554661cd2SSummer Qin 
28654661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
28754661cd2SSummer Qin 		assert(paged_mem_params);
28854661cd2SSummer Qin 
28954661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
29054661cd2SSummer Qin 				&pager_mem_params->image_info,
29154661cd2SSummer Qin 				&paged_mem_params->image_info);
29254661cd2SSummer Qin 		if (err != 0) {
29354661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
29454661cd2SSummer Qin 		}
29554661cd2SSummer Qin #endif
296a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
297a8aa7fecSYatharth Kochar 		break;
2986fe8aa2fSYatharth Kochar #endif
299a8aa7fecSYatharth Kochar 
300a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
301a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
302a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
303a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
304a8aa7fecSYatharth Kochar 		break;
305a8aa7fecSYatharth Kochar 
306a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
307a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
308a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
309a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
310a8aa7fecSYatharth Kochar 		if (err) {
311a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
312a8aa7fecSYatharth Kochar 		}
313a8aa7fecSYatharth Kochar 		break;
314a8aa7fecSYatharth Kochar #endif
315649c48f5SJonathan Wright 	default:
316649c48f5SJonathan Wright 		/* Do nothing in default case */
317649c48f5SJonathan Wright 		break;
318a8aa7fecSYatharth Kochar 	}
319a8aa7fecSYatharth Kochar 
320a8aa7fecSYatharth Kochar 	return err;
321a8aa7fecSYatharth Kochar }
322a8aa7fecSYatharth Kochar 
32307570d59SYatharth Kochar /*******************************************************************************
32407570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
32507570d59SYatharth Kochar  * information for given `image_id`.
32607570d59SYatharth Kochar  ******************************************************************************/
32707570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id)
32807570d59SYatharth Kochar {
32907570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
33007570d59SYatharth Kochar }
33107570d59SYatharth Kochar 
332a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
333a8aa7fecSYatharth Kochar 
334b4315306SDan Handley /*******************************************************************************
335f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
336b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
337b4315306SDan Handley  ******************************************************************************/
338f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
339b4315306SDan Handley {
340f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
341b4315306SDan Handley }
342b4315306SDan Handley 
343b4315306SDan Handley /*******************************************************************************
344d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
345b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
346d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
347b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
348b4315306SDan Handley  ******************************************************************************/
349b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
350b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
351b4315306SDan Handley {
352b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
353b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
354b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
355b4315306SDan Handley }
356b4315306SDan Handley 
357b4315306SDan Handley 
358b4315306SDan Handley /*******************************************************************************
359d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
360b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
361d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
362b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
363b4315306SDan Handley  ******************************************************************************/
36481d139d5SAntonio Nino Diaz #ifdef BL32_BASE
365b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
366b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
367b4315306SDan Handley {
368b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
369b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
370b4315306SDan Handley }
371b4315306SDan Handley 
372b4315306SDan Handley /*******************************************************************************
373b4315306SDan Handley  * Populate the extents of memory available for loading BL32
374b4315306SDan Handley  ******************************************************************************/
375b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
376b4315306SDan Handley {
377b4315306SDan Handley 	/*
378b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
379b4315306SDan Handley 	 */
380b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
381b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
382b4315306SDan Handley 	bl32_meminfo->total_size =
383b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
384b4315306SDan Handley 	bl32_meminfo->free_size =
385b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
386b4315306SDan Handley }
38781d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
388b4315306SDan Handley 
38981d139d5SAntonio Nino Diaz /*******************************************************************************
39081d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
39181d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
39281d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
39381d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
39481d139d5SAntonio Nino Diaz  ******************************************************************************/
39581d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
39681d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
39781d139d5SAntonio Nino Diaz {
39881d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
39981d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
40081d139d5SAntonio Nino Diaz }
401b4315306SDan Handley 
402b4315306SDan Handley /*******************************************************************************
403b4315306SDan Handley  * Populate the extents of memory available for loading BL33
404b4315306SDan Handley  ******************************************************************************/
405b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
406b4315306SDan Handley {
407b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
408b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
409b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
410b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
411b4315306SDan Handley }
412a8aa7fecSYatharth Kochar 
413a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
414