1b4315306SDan Handley /* 20c306cc0SSoby Mathew * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <arch_helpers.h> 8b4315306SDan Handley #include <arm_def.h> 9a8aa7fecSYatharth Kochar #include <assert.h> 10b4315306SDan Handley #include <bl_common.h> 11a8aa7fecSYatharth Kochar #include <debug.h> 12a8aa7fecSYatharth Kochar #include <desc_image_load.h> 1318e279ebSSoby Mathew #include <generic_delay_timer.h> 1454661cd2SSummer Qin #ifdef SPD_opteed 1554661cd2SSummer Qin #include <optee_utils.h> 1654661cd2SSummer Qin #endif 17b4315306SDan Handley #include <plat_arm.h> 18c243e30bSdp-arm #include <platform.h> 194adb10c1SIsla Mitchell #include <platform_def.h> 20b4315306SDan Handley #include <string.h> 2132f0d3c6SDouglas Raillard #include <utils.h> 22b4315306SDan Handley 23b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 24b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 25b4315306SDan Handley 26caf4eca1SSoby Mathew /* 27c099cd39SSoby Mathew * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is 28c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 29caf4eca1SSoby Mathew */ 30c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 31caf4eca1SSoby Mathew 32a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 330c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 34a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 35a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 36a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 37a8aa7fecSYatharth Kochar 384a581b06SDimitris Papastamos #if LOAD_IMAGE_V2 394a581b06SDimitris Papastamos 404a581b06SDimitris Papastamos #pragma weak bl2_plat_handle_post_image_load 414a581b06SDimitris Papastamos 424a581b06SDimitris Papastamos #else /* LOAD_IMAGE_V2 */ 434a581b06SDimitris Papastamos 44b4315306SDan Handley /******************************************************************************* 45b4315306SDan Handley * This structure represents the superset of information that is passed to 46d178637dSJuan Castillo * BL31, e.g. while passing control to it from BL2, bl31_params 47b4315306SDan Handley * and other platform specific params 48b4315306SDan Handley ******************************************************************************/ 49b4315306SDan Handley typedef struct bl2_to_bl31_params_mem { 50b4315306SDan Handley bl31_params_t bl31_params; 51b4315306SDan Handley image_info_t bl31_image_info; 52b4315306SDan Handley image_info_t bl32_image_info; 53b4315306SDan Handley image_info_t bl33_image_info; 54b4315306SDan Handley entry_point_info_t bl33_ep_info; 55b4315306SDan Handley entry_point_info_t bl32_ep_info; 56b4315306SDan Handley entry_point_info_t bl31_ep_info; 57b4315306SDan Handley } bl2_to_bl31_params_mem_t; 58b4315306SDan Handley 59b4315306SDan Handley 60b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem; 61b4315306SDan Handley 62b4315306SDan Handley 63b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */ 64b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params 65b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info 66b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params 67b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info 68f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo 69b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo 70b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info 71b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo 72b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info 73b4315306SDan Handley 744518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 754518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void) 764518dd9aSDavid Wang { 774518dd9aSDavid Wang static meminfo_t bl2_dram_layout 784518dd9aSDavid Wang __aligned(CACHE_WRITEBACK_GRANULE) = { 794518dd9aSDavid Wang .total_base = BL31_BASE, 804518dd9aSDavid Wang .total_size = (ARM_AP_TZC_DRAM1_BASE + 814518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE, 824518dd9aSDavid Wang .free_base = BL31_BASE, 834518dd9aSDavid Wang .free_size = (ARM_AP_TZC_DRAM1_BASE + 844518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE 854518dd9aSDavid Wang }; 86b4315306SDan Handley 874518dd9aSDavid Wang return &bl2_dram_layout; 884518dd9aSDavid Wang } 894518dd9aSDavid Wang #else 90b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void) 91b4315306SDan Handley { 92b4315306SDan Handley return &bl2_tzram_layout; 93b4315306SDan Handley } 94a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */ 95b4315306SDan Handley 96b4315306SDan Handley /******************************************************************************* 97b4315306SDan Handley * This function assigns a pointer to the memory that the platform has kept 98b4315306SDan Handley * aside to pass platform specific and trusted firmware related information 99b4315306SDan Handley * to BL31. This memory is allocated by allocating memory to 100b4315306SDan Handley * bl2_to_bl31_params_mem_t structure which is a superset of all the 101b4315306SDan Handley * structure whose information is passed to BL31 102b4315306SDan Handley * NOTE: This function should be called only once and should be done 103b4315306SDan Handley * before generating params to BL31 104b4315306SDan Handley ******************************************************************************/ 105b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void) 106b4315306SDan Handley { 107b4315306SDan Handley bl31_params_t *bl2_to_bl31_params; 108b4315306SDan Handley 109b4315306SDan Handley /* 110b4315306SDan Handley * Initialise the memory for all the arguments that needs to 111d178637dSJuan Castillo * be passed to BL31 112b4315306SDan Handley */ 11332f0d3c6SDouglas Raillard zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t)); 114b4315306SDan Handley 115b4315306SDan Handley /* Assign memory for TF related information */ 116b4315306SDan Handley bl2_to_bl31_params = &bl31_params_mem.bl31_params; 117b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); 118b4315306SDan Handley 119d178637dSJuan Castillo /* Fill BL31 related information */ 120b4315306SDan Handley bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info; 121b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, 122b4315306SDan Handley VERSION_1, 0); 123b4315306SDan Handley 124d178637dSJuan Castillo /* Fill BL32 related information if it exists */ 12581d139d5SAntonio Nino Diaz #ifdef BL32_BASE 126b4315306SDan Handley bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info; 127b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP, 128b4315306SDan Handley VERSION_1, 0); 129b4315306SDan Handley bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info; 130b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY, 131b4315306SDan Handley VERSION_1, 0); 13281d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 133b4315306SDan Handley 134d178637dSJuan Castillo /* Fill BL33 related information */ 135b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info; 136b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, 137b4315306SDan Handley PARAM_EP, VERSION_1, 0); 138b4315306SDan Handley 139d178637dSJuan Castillo /* BL33 expects to receive the primary CPU MPID (through x0) */ 140b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr(); 141b4315306SDan Handley 142b4315306SDan Handley bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info; 143b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, 144b4315306SDan Handley VERSION_1, 0); 145b4315306SDan Handley 146b4315306SDan Handley return bl2_to_bl31_params; 147b4315306SDan Handley } 148b4315306SDan Handley 149b4315306SDan Handley /* Flush the TF params and the TF plat params */ 150b4315306SDan Handley void bl2_plat_flush_bl31_params(void) 151b4315306SDan Handley { 152b4315306SDan Handley flush_dcache_range((unsigned long)&bl31_params_mem, 153b4315306SDan Handley sizeof(bl2_to_bl31_params_mem_t)); 154b4315306SDan Handley } 155b4315306SDan Handley 156b4315306SDan Handley /******************************************************************************* 157b4315306SDan Handley * This function returns a pointer to the shared memory that the platform 158b4315306SDan Handley * has kept to point to entry point information of BL31 to BL2 159b4315306SDan Handley ******************************************************************************/ 160b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void) 161b4315306SDan Handley { 162b4315306SDan Handley #if DEBUG 1630c306cc0SSoby Mathew bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL; 164b4315306SDan Handley #endif 165b4315306SDan Handley 166b4315306SDan Handley return &bl31_params_mem.bl31_ep_info; 167b4315306SDan Handley } 168a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 169b4315306SDan Handley 170b4315306SDan Handley /******************************************************************************* 171b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 172b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 173b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 174b4315306SDan Handley ******************************************************************************/ 175*6c77e749SSandrine Bailleux void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, 176*6c77e749SSandrine Bailleux struct meminfo *mem_layout) 177b4315306SDan Handley { 178b4315306SDan Handley /* Initialize the console to provide early debug support */ 17988a0523eSAntonio Nino Diaz arm_console_boot_init(); 180b4315306SDan Handley 181b4315306SDan Handley /* Setup the BL2 memory layout */ 182b4315306SDan Handley bl2_tzram_layout = *mem_layout; 183b4315306SDan Handley 184b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 185b4315306SDan Handley plat_arm_io_setup(); 186cab0b5b0SSoby Mathew 187cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2 188da5f2745SSoby Mathew if (tb_fw_config != 0U) 189cab0b5b0SSoby Mathew arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); 190cab0b5b0SSoby Mathew #endif 191b4315306SDan Handley } 192b4315306SDan Handley 1930c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 194b4315306SDan Handley { 195cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 196cab0b5b0SSoby Mathew 19718e279ebSSoby Mathew generic_delay_timer_init(); 198b4315306SDan Handley } 199b4315306SDan Handley 200b4315306SDan Handley /* 2016e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 2026e79f9fdSSoby Mathew * configuration here. 203b4315306SDan Handley */ 2046e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 205b4315306SDan Handley { 206cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2 207cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 208cab0b5b0SSoby Mathew #endif 2096e79f9fdSSoby Mathew } 210cab0b5b0SSoby Mathew 2116e79f9fdSSoby Mathew /* 2126e79f9fdSSoby Mathew * Perform ARM standard platform setup. 2136e79f9fdSSoby Mathew */ 2146e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 2156e79f9fdSSoby Mathew { 216b4315306SDan Handley /* Initialize the secure environment */ 217b4315306SDan Handley plat_arm_security_setup(); 218f145403cSRoberto Vargas 219f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 220638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 221f145403cSRoberto Vargas #endif 222b4315306SDan Handley } 223b4315306SDan Handley 224b4315306SDan Handley void bl2_platform_setup(void) 225b4315306SDan Handley { 226b4315306SDan Handley arm_bl2_platform_setup(); 227b4315306SDan Handley } 228b4315306SDan Handley 229b4315306SDan Handley /******************************************************************************* 230b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 231b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 232b4315306SDan Handley ******************************************************************************/ 233b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 234b4315306SDan Handley { 235b5fa6563SSandrine Bailleux arm_setup_page_tables(bl2_tzram_layout.total_base, 236b4315306SDan Handley bl2_tzram_layout.total_size, 2370af559a8SSandrine Bailleux BL_CODE_BASE, 238ecdc898dSMasahiro Yamada BL_CODE_END, 2390af559a8SSandrine Bailleux BL_RO_DATA_BASE, 240ecdc898dSMasahiro Yamada BL_RO_DATA_END 241b4315306SDan Handley #if USE_COHERENT_MEM 24247497053SMasahiro Yamada , BL_COHERENT_RAM_BASE, 24347497053SMasahiro Yamada BL_COHERENT_RAM_END 244b4315306SDan Handley #endif 245b4315306SDan Handley ); 2466fe8aa2fSYatharth Kochar 2476fe8aa2fSYatharth Kochar #ifdef AARCH32 2486fe8aa2fSYatharth Kochar enable_mmu_secure(0); 2496fe8aa2fSYatharth Kochar #else 250b5fa6563SSandrine Bailleux enable_mmu_el1(0); 2516fe8aa2fSYatharth Kochar #endif 252b4315306SDan Handley } 253b4315306SDan Handley 254b4315306SDan Handley void bl2_plat_arch_setup(void) 255b4315306SDan Handley { 256b4315306SDan Handley arm_bl2_plat_arch_setup(); 257b4315306SDan Handley } 258b4315306SDan Handley 259a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2 26007570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 261a8aa7fecSYatharth Kochar { 262a8aa7fecSYatharth Kochar int err = 0; 263a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 26454661cd2SSummer Qin #ifdef SPD_opteed 26554661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 26654661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 26754661cd2SSummer Qin #endif 268a8aa7fecSYatharth Kochar assert(bl_mem_params); 269a8aa7fecSYatharth Kochar 270a8aa7fecSYatharth Kochar switch (image_id) { 2716fe8aa2fSYatharth Kochar #ifdef AARCH64 272a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 27354661cd2SSummer Qin #ifdef SPD_opteed 27454661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 27554661cd2SSummer Qin assert(pager_mem_params); 27654661cd2SSummer Qin 27754661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 27854661cd2SSummer Qin assert(paged_mem_params); 27954661cd2SSummer Qin 28054661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 28154661cd2SSummer Qin &pager_mem_params->image_info, 28254661cd2SSummer Qin &paged_mem_params->image_info); 28354661cd2SSummer Qin if (err != 0) { 28454661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 28554661cd2SSummer Qin } 28654661cd2SSummer Qin #endif 287a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 288a8aa7fecSYatharth Kochar break; 2896fe8aa2fSYatharth Kochar #endif 290a8aa7fecSYatharth Kochar 291a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 292a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 293a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 294a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 295a8aa7fecSYatharth Kochar break; 296a8aa7fecSYatharth Kochar 297a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 298a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 299a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 300a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 301a8aa7fecSYatharth Kochar if (err) { 302a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 303a8aa7fecSYatharth Kochar } 304a8aa7fecSYatharth Kochar break; 305a8aa7fecSYatharth Kochar #endif 306649c48f5SJonathan Wright default: 307649c48f5SJonathan Wright /* Do nothing in default case */ 308649c48f5SJonathan Wright break; 309a8aa7fecSYatharth Kochar } 310a8aa7fecSYatharth Kochar 311a8aa7fecSYatharth Kochar return err; 312a8aa7fecSYatharth Kochar } 313a8aa7fecSYatharth Kochar 31407570d59SYatharth Kochar /******************************************************************************* 31507570d59SYatharth Kochar * This function can be used by the platforms to update/use image 31607570d59SYatharth Kochar * information for given `image_id`. 31707570d59SYatharth Kochar ******************************************************************************/ 31807570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id) 31907570d59SYatharth Kochar { 32007570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 32107570d59SYatharth Kochar } 32207570d59SYatharth Kochar 323a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */ 324a8aa7fecSYatharth Kochar 325b4315306SDan Handley /******************************************************************************* 326f59821d5SJuan Castillo * Populate the extents of memory available for loading SCP_BL2 (if used), 327b4315306SDan Handley * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2. 328b4315306SDan Handley ******************************************************************************/ 329f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo) 330b4315306SDan Handley { 331f59821d5SJuan Castillo *scp_bl2_meminfo = bl2_tzram_layout; 332b4315306SDan Handley } 333b4315306SDan Handley 334b4315306SDan Handley /******************************************************************************* 335d178637dSJuan Castillo * Before calling this function BL31 is loaded in memory and its entrypoint 336b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 337d178637dSJuan Castillo * the entrypoint of BL31 and set SPSR and security state. 338b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 339b4315306SDan Handley ******************************************************************************/ 340b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, 341b4315306SDan Handley entry_point_info_t *bl31_ep_info) 342b4315306SDan Handley { 343b4315306SDan Handley SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); 344b4315306SDan Handley bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, 345b4315306SDan Handley DISABLE_ALL_EXCEPTIONS); 346b4315306SDan Handley } 347b4315306SDan Handley 348b4315306SDan Handley 349b4315306SDan Handley /******************************************************************************* 350d178637dSJuan Castillo * Before calling this function BL32 is loaded in memory and its entrypoint 351b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 352d178637dSJuan Castillo * the entrypoint of BL32 and set SPSR and security state. 353b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 354b4315306SDan Handley ******************************************************************************/ 35581d139d5SAntonio Nino Diaz #ifdef BL32_BASE 356b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, 357b4315306SDan Handley entry_point_info_t *bl32_ep_info) 358b4315306SDan Handley { 359b4315306SDan Handley SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE); 360b4315306SDan Handley bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry(); 361b4315306SDan Handley } 362b4315306SDan Handley 363b4315306SDan Handley /******************************************************************************* 364b4315306SDan Handley * Populate the extents of memory available for loading BL32 365b4315306SDan Handley ******************************************************************************/ 366b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) 367b4315306SDan Handley { 368b4315306SDan Handley /* 369b4315306SDan Handley * Populate the extents of memory available for loading BL32. 370b4315306SDan Handley */ 371b4315306SDan Handley bl32_meminfo->total_base = BL32_BASE; 372b4315306SDan Handley bl32_meminfo->free_base = BL32_BASE; 373b4315306SDan Handley bl32_meminfo->total_size = 374b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 375b4315306SDan Handley bl32_meminfo->free_size = 376b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 377b4315306SDan Handley } 37881d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 379b4315306SDan Handley 38081d139d5SAntonio Nino Diaz /******************************************************************************* 38181d139d5SAntonio Nino Diaz * Before calling this function BL33 is loaded in memory and its entrypoint 38281d139d5SAntonio Nino Diaz * is set by load_image. This is a placeholder for the platform to change 38381d139d5SAntonio Nino Diaz * the entrypoint of BL33 and set SPSR and security state. 38481d139d5SAntonio Nino Diaz * On ARM standard platforms we only set the security state of the entrypoint 38581d139d5SAntonio Nino Diaz ******************************************************************************/ 38681d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image, 38781d139d5SAntonio Nino Diaz entry_point_info_t *bl33_ep_info) 38881d139d5SAntonio Nino Diaz { 38981d139d5SAntonio Nino Diaz SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE); 39081d139d5SAntonio Nino Diaz bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry(); 39181d139d5SAntonio Nino Diaz } 392b4315306SDan Handley 393b4315306SDan Handley /******************************************************************************* 394b4315306SDan Handley * Populate the extents of memory available for loading BL33 395b4315306SDan Handley ******************************************************************************/ 396b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) 397b4315306SDan Handley { 398b4315306SDan Handley bl33_meminfo->total_base = ARM_NS_DRAM1_BASE; 399b4315306SDan Handley bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE; 400b4315306SDan Handley bl33_meminfo->free_base = ARM_NS_DRAM1_BASE; 401b4315306SDan Handley bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE; 402b4315306SDan Handley } 403a8aa7fecSYatharth Kochar 404a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 405