xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 54661cd2483a62b8df7b11b6fedbdb5e29bbedbf)
1b4315306SDan Handley /*
232f0d3c6SDouglas Raillard  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch_helpers.h>
8b4315306SDan Handley #include <arm_def.h>
9a8aa7fecSYatharth Kochar #include <assert.h>
10b4315306SDan Handley #include <bl_common.h>
11b4315306SDan Handley #include <console.h>
12a8aa7fecSYatharth Kochar #include <debug.h>
13a8aa7fecSYatharth Kochar #include <desc_image_load.h>
14*54661cd2SSummer Qin #ifdef SPD_opteed
15*54661cd2SSummer Qin #include <optee_utils.h>
16*54661cd2SSummer Qin #endif
17b4315306SDan Handley #include <plat_arm.h>
18c243e30bSdp-arm #include <platform.h>
194adb10c1SIsla Mitchell #include <platform_def.h>
20b4315306SDan Handley #include <string.h>
2132f0d3c6SDouglas Raillard #include <utils.h>
22b4315306SDan Handley 
23b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
24b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
25b4315306SDan Handley 
26a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
27a8aa7fecSYatharth Kochar #pragma weak bl2_early_platform_setup
28a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
29a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
30a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
31a8aa7fecSYatharth Kochar 
32a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
33a8aa7fecSYatharth Kochar 
34a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load
35a8aa7fecSYatharth Kochar 
36a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
37b4315306SDan Handley 
38b4315306SDan Handley /*******************************************************************************
39b4315306SDan Handley  * This structure represents the superset of information that is passed to
40d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
41b4315306SDan Handley  * and other platform specific params
42b4315306SDan Handley  ******************************************************************************/
43b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
44b4315306SDan Handley 	bl31_params_t bl31_params;
45b4315306SDan Handley 	image_info_t bl31_image_info;
46b4315306SDan Handley 	image_info_t bl32_image_info;
47b4315306SDan Handley 	image_info_t bl33_image_info;
48b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
49b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
50b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
51b4315306SDan Handley } bl2_to_bl31_params_mem_t;
52b4315306SDan Handley 
53b4315306SDan Handley 
54b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
55b4315306SDan Handley 
56b4315306SDan Handley 
57b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
58b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
59b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
60b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
61b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
62f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
63b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
64b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
65b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
66b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
67b4315306SDan Handley 
684518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
694518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
704518dd9aSDavid Wang {
714518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
724518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
734518dd9aSDavid Wang 		.total_base = BL31_BASE,
744518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
754518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
764518dd9aSDavid Wang 		.free_base = BL31_BASE,
774518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
784518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
794518dd9aSDavid Wang 	};
80b4315306SDan Handley 
814518dd9aSDavid Wang 	return &bl2_dram_layout;
824518dd9aSDavid Wang }
834518dd9aSDavid Wang #else
84b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
85b4315306SDan Handley {
86b4315306SDan Handley 	return &bl2_tzram_layout;
87b4315306SDan Handley }
88a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
89b4315306SDan Handley 
90b4315306SDan Handley /*******************************************************************************
91b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
92b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
93b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
94b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
95b4315306SDan Handley  * structure whose information is passed to BL31
96b4315306SDan Handley  * NOTE: This function should be called only once and should be done
97b4315306SDan Handley  * before generating params to BL31
98b4315306SDan Handley  ******************************************************************************/
99b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
100b4315306SDan Handley {
101b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
102b4315306SDan Handley 
103b4315306SDan Handley 	/*
104b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
105d178637dSJuan Castillo 	 * be passed to BL31
106b4315306SDan Handley 	 */
10732f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
108b4315306SDan Handley 
109b4315306SDan Handley 	/* Assign memory for TF related information */
110b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
111b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
112b4315306SDan Handley 
113d178637dSJuan Castillo 	/* Fill BL31 related information */
114b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
115b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
116b4315306SDan Handley 		VERSION_1, 0);
117b4315306SDan Handley 
118d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
11981d139d5SAntonio Nino Diaz #ifdef BL32_BASE
120b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
121b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
122b4315306SDan Handley 		VERSION_1, 0);
123b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
124b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
125b4315306SDan Handley 		VERSION_1, 0);
12681d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
127b4315306SDan Handley 
128d178637dSJuan Castillo 	/* Fill BL33 related information */
129b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
130b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
131b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
132b4315306SDan Handley 
133d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
134b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
135b4315306SDan Handley 
136b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
137b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
138b4315306SDan Handley 		VERSION_1, 0);
139b4315306SDan Handley 
140b4315306SDan Handley 	return bl2_to_bl31_params;
141b4315306SDan Handley }
142b4315306SDan Handley 
143b4315306SDan Handley /* Flush the TF params and the TF plat params */
144b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
145b4315306SDan Handley {
146b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
147b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
148b4315306SDan Handley }
149b4315306SDan Handley 
150b4315306SDan Handley /*******************************************************************************
151b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
152b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
153b4315306SDan Handley  ******************************************************************************/
154b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
155b4315306SDan Handley {
156b4315306SDan Handley #if DEBUG
157b4315306SDan Handley 	bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
158b4315306SDan Handley #endif
159b4315306SDan Handley 
160b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
161b4315306SDan Handley }
162a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
163b4315306SDan Handley 
164b4315306SDan Handley /*******************************************************************************
165b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
166b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
167b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
168b4315306SDan Handley  ******************************************************************************/
169b4315306SDan Handley void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
170b4315306SDan Handley {
171b4315306SDan Handley 	/* Initialize the console to provide early debug support */
172b4315306SDan Handley 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
173b4315306SDan Handley 			ARM_CONSOLE_BAUDRATE);
174b4315306SDan Handley 
175b4315306SDan Handley 	/* Setup the BL2 memory layout */
176b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
177b4315306SDan Handley 
178b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
179b4315306SDan Handley 	plat_arm_io_setup();
180b4315306SDan Handley }
181b4315306SDan Handley 
182b4315306SDan Handley void bl2_early_platform_setup(meminfo_t *mem_layout)
183b4315306SDan Handley {
184b4315306SDan Handley 	arm_bl2_early_platform_setup(mem_layout);
185b4315306SDan Handley }
186b4315306SDan Handley 
187b4315306SDan Handley /*
188b4315306SDan Handley  * Perform ARM standard platform setup.
189b4315306SDan Handley  */
190b4315306SDan Handley void arm_bl2_platform_setup(void)
191b4315306SDan Handley {
192b4315306SDan Handley 	/* Initialize the secure environment */
193b4315306SDan Handley 	plat_arm_security_setup();
194b4315306SDan Handley }
195b4315306SDan Handley 
196b4315306SDan Handley void bl2_platform_setup(void)
197b4315306SDan Handley {
198b4315306SDan Handley 	arm_bl2_platform_setup();
199b4315306SDan Handley }
200b4315306SDan Handley 
201b4315306SDan Handley /*******************************************************************************
202b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
203b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
204b4315306SDan Handley  ******************************************************************************/
205b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
206b4315306SDan Handley {
207b5fa6563SSandrine Bailleux 	arm_setup_page_tables(bl2_tzram_layout.total_base,
208b4315306SDan Handley 			      bl2_tzram_layout.total_size,
2090af559a8SSandrine Bailleux 			      BL_CODE_BASE,
210ecdc898dSMasahiro Yamada 			      BL_CODE_END,
2110af559a8SSandrine Bailleux 			      BL_RO_DATA_BASE,
212ecdc898dSMasahiro Yamada 			      BL_RO_DATA_END
213b4315306SDan Handley #if USE_COHERENT_MEM
21447497053SMasahiro Yamada 			      , BL_COHERENT_RAM_BASE,
21547497053SMasahiro Yamada 			      BL_COHERENT_RAM_END
216b4315306SDan Handley #endif
217b4315306SDan Handley 			      );
2186fe8aa2fSYatharth Kochar 
2196fe8aa2fSYatharth Kochar #ifdef AARCH32
2206fe8aa2fSYatharth Kochar 	enable_mmu_secure(0);
2216fe8aa2fSYatharth Kochar #else
222b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2236fe8aa2fSYatharth Kochar #endif
224b4315306SDan Handley }
225b4315306SDan Handley 
226b4315306SDan Handley void bl2_plat_arch_setup(void)
227b4315306SDan Handley {
228b4315306SDan Handley 	arm_bl2_plat_arch_setup();
229b4315306SDan Handley }
230b4315306SDan Handley 
231a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
23207570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
233a8aa7fecSYatharth Kochar {
234a8aa7fecSYatharth Kochar 	int err = 0;
235a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
236*54661cd2SSummer Qin #ifdef SPD_opteed
237*54661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
238*54661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
239*54661cd2SSummer Qin #endif
240a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
241a8aa7fecSYatharth Kochar 
242a8aa7fecSYatharth Kochar 	switch (image_id) {
2436fe8aa2fSYatharth Kochar #ifdef AARCH64
244a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
245*54661cd2SSummer Qin #ifdef SPD_opteed
246*54661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
247*54661cd2SSummer Qin 		assert(pager_mem_params);
248*54661cd2SSummer Qin 
249*54661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
250*54661cd2SSummer Qin 		assert(paged_mem_params);
251*54661cd2SSummer Qin 
252*54661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
253*54661cd2SSummer Qin 				&pager_mem_params->image_info,
254*54661cd2SSummer Qin 				&paged_mem_params->image_info);
255*54661cd2SSummer Qin 		if (err != 0) {
256*54661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
257*54661cd2SSummer Qin 		}
258*54661cd2SSummer Qin #endif
259a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
260a8aa7fecSYatharth Kochar 		break;
2616fe8aa2fSYatharth Kochar #endif
262a8aa7fecSYatharth Kochar 
263a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
264a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
265a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
266a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
267a8aa7fecSYatharth Kochar 		break;
268a8aa7fecSYatharth Kochar 
269a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
270a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
271a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
272a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
273a8aa7fecSYatharth Kochar 		if (err) {
274a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
275a8aa7fecSYatharth Kochar 		}
276a8aa7fecSYatharth Kochar 		break;
277a8aa7fecSYatharth Kochar #endif
278a8aa7fecSYatharth Kochar 	}
279a8aa7fecSYatharth Kochar 
280a8aa7fecSYatharth Kochar 	return err;
281a8aa7fecSYatharth Kochar }
282a8aa7fecSYatharth Kochar 
28307570d59SYatharth Kochar /*******************************************************************************
28407570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
28507570d59SYatharth Kochar  * information for given `image_id`.
28607570d59SYatharth Kochar  ******************************************************************************/
28707570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id)
28807570d59SYatharth Kochar {
28907570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
29007570d59SYatharth Kochar }
29107570d59SYatharth Kochar 
292a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
293a8aa7fecSYatharth Kochar 
294b4315306SDan Handley /*******************************************************************************
295f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
296b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
297b4315306SDan Handley  ******************************************************************************/
298f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
299b4315306SDan Handley {
300f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
301b4315306SDan Handley }
302b4315306SDan Handley 
303b4315306SDan Handley /*******************************************************************************
304d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
305b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
306d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
307b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
308b4315306SDan Handley  ******************************************************************************/
309b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
310b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
311b4315306SDan Handley {
312b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
313b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
314b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
315b4315306SDan Handley }
316b4315306SDan Handley 
317b4315306SDan Handley 
318b4315306SDan Handley /*******************************************************************************
319d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
320b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
321d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
322b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
323b4315306SDan Handley  ******************************************************************************/
32481d139d5SAntonio Nino Diaz #ifdef BL32_BASE
325b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
326b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
327b4315306SDan Handley {
328b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
329b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
330b4315306SDan Handley }
331b4315306SDan Handley 
332b4315306SDan Handley /*******************************************************************************
333b4315306SDan Handley  * Populate the extents of memory available for loading BL32
334b4315306SDan Handley  ******************************************************************************/
335b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
336b4315306SDan Handley {
337b4315306SDan Handley 	/*
338b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
339b4315306SDan Handley 	 */
340b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
341b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
342b4315306SDan Handley 	bl32_meminfo->total_size =
343b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
344b4315306SDan Handley 	bl32_meminfo->free_size =
345b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
346b4315306SDan Handley }
34781d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
348b4315306SDan Handley 
34981d139d5SAntonio Nino Diaz /*******************************************************************************
35081d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
35181d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
35281d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
35381d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
35481d139d5SAntonio Nino Diaz  ******************************************************************************/
35581d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
35681d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
35781d139d5SAntonio Nino Diaz {
35881d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
35981d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
36081d139d5SAntonio Nino Diaz }
361b4315306SDan Handley 
362b4315306SDan Handley /*******************************************************************************
363b4315306SDan Handley  * Populate the extents of memory available for loading BL33
364b4315306SDan Handley  ******************************************************************************/
365b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
366b4315306SDan Handley {
367b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
368b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
369b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
370b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
371b4315306SDan Handley }
372a8aa7fecSYatharth Kochar 
373a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
374