xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 4bb72c47dd78fb4119c0e41e283f295cc471d33b)
1b4315306SDan Handley /*
2ef1daa42SManish V Badarkhe  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7a8aa7fecSYatharth Kochar #include <assert.h>
8b4315306SDan Handley #include <string.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
17ef1daa42SManish V Badarkhe #include <drivers/partition/partition.h>
189814bfc1SLouis Mayencourt #include <lib/fconf/fconf.h>
1982869675SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h>
2009d40e0eSAntonio Nino Diaz #ifdef SPD_opteed
2109d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h>
2209d40e0eSAntonio Nino Diaz #endif
2309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
24bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2609d40e0eSAntonio Nino Diaz 
27b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
28b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
29b4315306SDan Handley 
30a07c101aSManish V Badarkhe /* Base address of fw_config received from BL1 */
31d74c6b83SJimmy Brisson static uintptr_t config_base;
32a07c101aSManish V Badarkhe 
33caf4eca1SSoby Mathew /*
3404e06973SManish V Badarkhe  * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
35c099cd39SSoby Mathew  * for `meminfo_t` data structure and fw_configs passed from BL1.
36caf4eca1SSoby Mathew  */
3704e06973SManish V Badarkhe CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
38caf4eca1SSoby Mathew 
39a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
400c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2
41a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
42a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
43a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
447b4e1fbbSAlexei Fedorov #if MEASURED_BOOT
457b4e1fbbSAlexei Fedorov #pragma weak bl2_plat_get_hash
467b4e1fbbSAlexei Fedorov #endif
47a8aa7fecSYatharth Kochar 
48*4bb72c47SZelalem Aweke #if ENABLE_RME
49*4bb72c47SZelalem Aweke #define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
50*4bb72c47SZelalem Aweke 					bl2_tzram_layout.total_base,	\
51*4bb72c47SZelalem Aweke 					bl2_tzram_layout.total_size,	\
52*4bb72c47SZelalem Aweke 					MT_MEMORY | MT_RW | MT_ROOT)
53*4bb72c47SZelalem Aweke #else
54d323af9eSDaniel Boulby #define MAP_BL2_TOTAL		MAP_REGION_FLAT(			\
55d323af9eSDaniel Boulby 					bl2_tzram_layout.total_base,	\
56d323af9eSDaniel Boulby 					bl2_tzram_layout.total_size,	\
57d323af9eSDaniel Boulby 					MT_MEMORY | MT_RW | MT_SECURE)
58*4bb72c47SZelalem Aweke #endif /* ENABLE_RME */
594a581b06SDimitris Papastamos 
60490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load
614a581b06SDimitris Papastamos 
62b4315306SDan Handley /*******************************************************************************
63b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
64b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
65b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
66b4315306SDan Handley  ******************************************************************************/
6704e06973SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config,
686c77e749SSandrine Bailleux 				  struct meminfo *mem_layout)
69b4315306SDan Handley {
70b4315306SDan Handley 	/* Initialize the console to provide early debug support */
7188a0523eSAntonio Nino Diaz 	arm_console_boot_init();
72b4315306SDan Handley 
73b4315306SDan Handley 	/* Setup the BL2 memory layout */
74b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
75b4315306SDan Handley 
76d74c6b83SJimmy Brisson 	config_base = fw_config;
779814bfc1SLouis Mayencourt 
78b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
79b4315306SDan Handley 	plat_arm_io_setup();
80ef1daa42SManish V Badarkhe 
81ef1daa42SManish V Badarkhe 	/* Load partition table */
82ef1daa42SManish V Badarkhe #if ARM_GPT_SUPPORT
83ef1daa42SManish V Badarkhe 	partition_init(GPT_IMAGE_ID);
84ef1daa42SManish V Badarkhe #endif /* ARM_GPT_SUPPORT */
85ef1daa42SManish V Badarkhe 
86b4315306SDan Handley }
87b4315306SDan Handley 
880c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
89b4315306SDan Handley {
90cab0b5b0SSoby Mathew 	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
91cab0b5b0SSoby Mathew 
9218e279ebSSoby Mathew 	generic_delay_timer_init();
93b4315306SDan Handley }
94b4315306SDan Handley 
95b4315306SDan Handley /*
966e79f9fdSSoby Mathew  * Perform  BL2 preload setup. Currently we initialise the dynamic
976e79f9fdSSoby Mathew  * configuration here.
98b4315306SDan Handley  */
996e79f9fdSSoby Mathew void bl2_plat_preload_setup(void)
100b4315306SDan Handley {
101cab0b5b0SSoby Mathew 	arm_bl2_dyn_cfg_init();
102ef1daa42SManish V Badarkhe 
1032f1177b2SManish V Badarkhe #if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
1042f1177b2SManish V Badarkhe 	/* Always use the FIP from bank 0 */
1052f1177b2SManish V Badarkhe 	arm_set_fip_addr(0U);
1062f1177b2SManish V Badarkhe #endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
1076e79f9fdSSoby Mathew }
108cab0b5b0SSoby Mathew 
1096e79f9fdSSoby Mathew /*
1106e79f9fdSSoby Mathew  * Perform ARM standard platform setup.
1116e79f9fdSSoby Mathew  */
1126e79f9fdSSoby Mathew void arm_bl2_platform_setup(void)
1136e79f9fdSSoby Mathew {
114b4315306SDan Handley 	/* Initialize the secure environment */
115b4315306SDan Handley 	plat_arm_security_setup();
116f145403cSRoberto Vargas 
117f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
118638b034cSRoberto Vargas 	arm_nor_psci_do_static_mem_protect();
119f145403cSRoberto Vargas #endif
120b4315306SDan Handley }
121b4315306SDan Handley 
122b4315306SDan Handley void bl2_platform_setup(void)
123b4315306SDan Handley {
124b4315306SDan Handley 	arm_bl2_platform_setup();
125b4315306SDan Handley }
126b4315306SDan Handley 
127b4315306SDan Handley /*******************************************************************************
128b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
129b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
130b4315306SDan Handley  ******************************************************************************/
131b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
132b4315306SDan Handley {
133943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
134943bb7f8SSoby Mathew 	/*
135943bb7f8SSoby Mathew 	 * Ensure ARM platforms don't use coherent memory in BL2 unless
136943bb7f8SSoby Mathew 	 * cryptocell integration is enabled.
137943bb7f8SSoby Mathew 	 */
138d323af9eSDaniel Boulby 	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
139b4315306SDan Handley #endif
140d323af9eSDaniel Boulby 
141d323af9eSDaniel Boulby 	const mmap_region_t bl_regions[] = {
142d323af9eSDaniel Boulby 		MAP_BL2_TOTAL,
1432ecaafd2SDaniel Boulby 		ARM_MAP_BL_RO,
1441eb735d7SRoberto Vargas #if USE_ROMLIB
1451eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_CODE,
1461eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_DATA,
1471eb735d7SRoberto Vargas #endif
148943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG
149943bb7f8SSoby Mathew 		ARM_MAP_BL_COHERENT_RAM,
150943bb7f8SSoby Mathew #endif
151a07c101aSManish V Badarkhe 		ARM_MAP_BL_CONFIG_REGION,
152d323af9eSDaniel Boulby 		{0}
153d323af9eSDaniel Boulby 	};
154d323af9eSDaniel Boulby 
1550916c38dSRoberto Vargas 	setup_page_tables(bl_regions, plat_arm_get_mmap());
1566fe8aa2fSYatharth Kochar 
157402b3cf8SJulius Werner #ifdef __aarch64__
158b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
159402b3cf8SJulius Werner #else
160402b3cf8SJulius Werner 	enable_mmu_svc_mon(0);
1616fe8aa2fSYatharth Kochar #endif
1621eb735d7SRoberto Vargas 
1631eb735d7SRoberto Vargas 	arm_setup_romlib();
164b4315306SDan Handley }
165b4315306SDan Handley 
166b4315306SDan Handley void bl2_plat_arch_setup(void)
167b4315306SDan Handley {
168a07c101aSManish V Badarkhe 	const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
169a07c101aSManish V Badarkhe 
170b4315306SDan Handley 	arm_bl2_plat_arch_setup();
171a07c101aSManish V Badarkhe 
172a07c101aSManish V Badarkhe 	/* Fill the properties struct with the info from the config dtb */
173d74c6b83SJimmy Brisson 	fconf_populate("FW_CONFIG", config_base);
174a07c101aSManish V Badarkhe 
175a07c101aSManish V Badarkhe 	/* TB_FW_CONFIG was also loaded by BL1 */
176a07c101aSManish V Badarkhe 	tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
177a07c101aSManish V Badarkhe 	assert(tb_fw_config_info != NULL);
178a07c101aSManish V Badarkhe 
179a07c101aSManish V Badarkhe 	fconf_populate("TB_FW", tb_fw_config_info->config_addr);
180b4315306SDan Handley }
181b4315306SDan Handley 
18207570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
183a8aa7fecSYatharth Kochar {
184a8aa7fecSYatharth Kochar 	int err = 0;
185a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
18654661cd2SSummer Qin #ifdef SPD_opteed
18754661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
18854661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
18954661cd2SSummer Qin #endif
190466bb285SZelalem 	assert(bl_mem_params != NULL);
191a8aa7fecSYatharth Kochar 
192a8aa7fecSYatharth Kochar 	switch (image_id) {
193402b3cf8SJulius Werner #ifdef __aarch64__
194a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
19554661cd2SSummer Qin #ifdef SPD_opteed
19654661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
19754661cd2SSummer Qin 		assert(pager_mem_params);
19854661cd2SSummer Qin 
19954661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
20054661cd2SSummer Qin 		assert(paged_mem_params);
20154661cd2SSummer Qin 
20254661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
20354661cd2SSummer Qin 				&pager_mem_params->image_info,
20454661cd2SSummer Qin 				&paged_mem_params->image_info);
20554661cd2SSummer Qin 		if (err != 0) {
20654661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
20754661cd2SSummer Qin 		}
20854661cd2SSummer Qin #endif
209a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
210a8aa7fecSYatharth Kochar 		break;
2116fe8aa2fSYatharth Kochar #endif
212a8aa7fecSYatharth Kochar 
213a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
214a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
215a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
216a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
217a8aa7fecSYatharth Kochar 		break;
218a8aa7fecSYatharth Kochar 
219a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
220a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
221a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
222a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
223a8aa7fecSYatharth Kochar 		if (err) {
224a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
225a8aa7fecSYatharth Kochar 		}
226a8aa7fecSYatharth Kochar 		break;
227a8aa7fecSYatharth Kochar #endif
228649c48f5SJonathan Wright 	default:
229649c48f5SJonathan Wright 		/* Do nothing in default case */
230649c48f5SJonathan Wright 		break;
231a8aa7fecSYatharth Kochar 	}
232a8aa7fecSYatharth Kochar 
233a8aa7fecSYatharth Kochar 	return err;
234a8aa7fecSYatharth Kochar }
235a8aa7fecSYatharth Kochar 
23607570d59SYatharth Kochar /*******************************************************************************
23707570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
23807570d59SYatharth Kochar  * information for given `image_id`.
23907570d59SYatharth Kochar  ******************************************************************************/
240490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
24107570d59SYatharth Kochar {
24246789a7cSBalint Dobszay #if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
243cb3b5344SManish Pandey 	/* For Secure Partitions we don't need post processing */
244cb3b5344SManish Pandey 	if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
245cb3b5344SManish Pandey 		(image_id < MAX_NUMBER_IDS)) {
246cb3b5344SManish Pandey 		return 0;
247cb3b5344SManish Pandey 	}
248cb3b5344SManish Pandey #endif
24907570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
25007570d59SYatharth Kochar }
25107570d59SYatharth Kochar 
252490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id)
253490eeb04SDaniel Boulby {
254490eeb04SDaniel Boulby 	return arm_bl2_plat_handle_post_image_load(image_id);
255490eeb04SDaniel Boulby }
2567b4e1fbbSAlexei Fedorov 
2577b4e1fbbSAlexei Fedorov #if MEASURED_BOOT
2587b4e1fbbSAlexei Fedorov /* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
2597b4e1fbbSAlexei Fedorov void bl2_plat_get_hash(void *data)
2607b4e1fbbSAlexei Fedorov {
2617b4e1fbbSAlexei Fedorov 	arm_bl2_get_hash(data);
2627b4e1fbbSAlexei Fedorov }
2637b4e1fbbSAlexei Fedorov #endif
264