xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 4a581b061c63cbfd68809e4a87b531a0ff75a085)
1b4315306SDan Handley /*
20c306cc0SSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch_helpers.h>
8b4315306SDan Handley #include <arm_def.h>
9a8aa7fecSYatharth Kochar #include <assert.h>
10b4315306SDan Handley #include <bl_common.h>
11bf4698fdSAntonio Nino Diaz #include <console.h>
12a8aa7fecSYatharth Kochar #include <debug.h>
13a8aa7fecSYatharth Kochar #include <desc_image_load.h>
1418e279ebSSoby Mathew #include <generic_delay_timer.h>
1554661cd2SSummer Qin #ifdef SPD_opteed
1654661cd2SSummer Qin #include <optee_utils.h>
1754661cd2SSummer Qin #endif
18b4315306SDan Handley #include <plat_arm.h>
19c243e30bSdp-arm #include <platform.h>
204adb10c1SIsla Mitchell #include <platform_def.h>
21b4315306SDan Handley #include <string.h>
2232f0d3c6SDouglas Raillard #include <utils.h>
23b4315306SDan Handley 
24b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
25b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
26b4315306SDan Handley 
27caf4eca1SSoby Mathew /*
28c099cd39SSoby Mathew  * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is
29c099cd39SSoby Mathew  * for `meminfo_t` data structure and fw_configs passed from BL1.
30caf4eca1SSoby Mathew  */
31c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
32caf4eca1SSoby Mathew 
33a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
340c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2
35a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
36a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
37a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
38a8aa7fecSYatharth Kochar 
39*4a581b06SDimitris Papastamos #if LOAD_IMAGE_V2
40*4a581b06SDimitris Papastamos 
41*4a581b06SDimitris Papastamos #pragma weak bl2_plat_handle_post_image_load
42*4a581b06SDimitris Papastamos 
43*4a581b06SDimitris Papastamos #else /* LOAD_IMAGE_V2 */
44*4a581b06SDimitris Papastamos 
45b4315306SDan Handley /*******************************************************************************
46b4315306SDan Handley  * This structure represents the superset of information that is passed to
47d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
48b4315306SDan Handley  * and other platform specific params
49b4315306SDan Handley  ******************************************************************************/
50b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
51b4315306SDan Handley 	bl31_params_t bl31_params;
52b4315306SDan Handley 	image_info_t bl31_image_info;
53b4315306SDan Handley 	image_info_t bl32_image_info;
54b4315306SDan Handley 	image_info_t bl33_image_info;
55b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
56b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
57b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
58b4315306SDan Handley } bl2_to_bl31_params_mem_t;
59b4315306SDan Handley 
60b4315306SDan Handley 
61b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
62b4315306SDan Handley 
63b4315306SDan Handley 
64b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
65b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
66b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
67b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
68b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
69f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
70b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
71b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
72b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
73b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
74b4315306SDan Handley 
754518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
764518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
774518dd9aSDavid Wang {
784518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
794518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
804518dd9aSDavid Wang 		.total_base = BL31_BASE,
814518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
824518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
834518dd9aSDavid Wang 		.free_base = BL31_BASE,
844518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
854518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
864518dd9aSDavid Wang 	};
87b4315306SDan Handley 
884518dd9aSDavid Wang 	return &bl2_dram_layout;
894518dd9aSDavid Wang }
904518dd9aSDavid Wang #else
91b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
92b4315306SDan Handley {
93b4315306SDan Handley 	return &bl2_tzram_layout;
94b4315306SDan Handley }
95a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
96b4315306SDan Handley 
97b4315306SDan Handley /*******************************************************************************
98b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
99b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
100b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
101b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
102b4315306SDan Handley  * structure whose information is passed to BL31
103b4315306SDan Handley  * NOTE: This function should be called only once and should be done
104b4315306SDan Handley  * before generating params to BL31
105b4315306SDan Handley  ******************************************************************************/
106b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
107b4315306SDan Handley {
108b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
109b4315306SDan Handley 
110b4315306SDan Handley 	/*
111b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
112d178637dSJuan Castillo 	 * be passed to BL31
113b4315306SDan Handley 	 */
11432f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
115b4315306SDan Handley 
116b4315306SDan Handley 	/* Assign memory for TF related information */
117b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
118b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
119b4315306SDan Handley 
120d178637dSJuan Castillo 	/* Fill BL31 related information */
121b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
122b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
123b4315306SDan Handley 		VERSION_1, 0);
124b4315306SDan Handley 
125d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
12681d139d5SAntonio Nino Diaz #ifdef BL32_BASE
127b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
128b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
129b4315306SDan Handley 		VERSION_1, 0);
130b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
131b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
132b4315306SDan Handley 		VERSION_1, 0);
13381d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
134b4315306SDan Handley 
135d178637dSJuan Castillo 	/* Fill BL33 related information */
136b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
137b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
138b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
139b4315306SDan Handley 
140d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
141b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
142b4315306SDan Handley 
143b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
144b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
145b4315306SDan Handley 		VERSION_1, 0);
146b4315306SDan Handley 
147b4315306SDan Handley 	return bl2_to_bl31_params;
148b4315306SDan Handley }
149b4315306SDan Handley 
150b4315306SDan Handley /* Flush the TF params and the TF plat params */
151b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
152b4315306SDan Handley {
153b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
154b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
155b4315306SDan Handley }
156b4315306SDan Handley 
157b4315306SDan Handley /*******************************************************************************
158b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
159b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
160b4315306SDan Handley  ******************************************************************************/
161b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
162b4315306SDan Handley {
163b4315306SDan Handley #if DEBUG
1640c306cc0SSoby Mathew 	bl31_params_mem.bl31_ep_info.args.arg3 = ARM_BL31_PLAT_PARAM_VAL;
165b4315306SDan Handley #endif
166b4315306SDan Handley 
167b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
168b4315306SDan Handley }
169a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
170b4315306SDan Handley 
171b4315306SDan Handley /*******************************************************************************
172b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
173b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
174b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
175b4315306SDan Handley  ******************************************************************************/
176cab0b5b0SSoby Mathew void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, meminfo_t *mem_layout)
177b4315306SDan Handley {
178b4315306SDan Handley 	/* Initialize the console to provide early debug support */
179bf4698fdSAntonio Nino Diaz 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
180bf4698fdSAntonio Nino Diaz 			ARM_CONSOLE_BAUDRATE);
181b4315306SDan Handley 
182b4315306SDan Handley 	/* Setup the BL2 memory layout */
183b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
184b4315306SDan Handley 
185b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
186b4315306SDan Handley 	plat_arm_io_setup();
187cab0b5b0SSoby Mathew 
188cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
189da5f2745SSoby Mathew 	if (tb_fw_config != 0U)
190cab0b5b0SSoby Mathew 		arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
191cab0b5b0SSoby Mathew #endif
192b4315306SDan Handley }
193b4315306SDan Handley 
1940c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
195b4315306SDan Handley {
196cab0b5b0SSoby Mathew 	arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
197cab0b5b0SSoby Mathew 
19818e279ebSSoby Mathew 	generic_delay_timer_init();
199b4315306SDan Handley }
200b4315306SDan Handley 
201b4315306SDan Handley /*
2026e79f9fdSSoby Mathew  * Perform  BL2 preload setup. Currently we initialise the dynamic
2036e79f9fdSSoby Mathew  * configuration here.
204b4315306SDan Handley  */
2056e79f9fdSSoby Mathew void bl2_plat_preload_setup(void)
206b4315306SDan Handley {
207cab0b5b0SSoby Mathew #if LOAD_IMAGE_V2
208cab0b5b0SSoby Mathew 	arm_bl2_dyn_cfg_init();
209cab0b5b0SSoby Mathew #endif
2106e79f9fdSSoby Mathew }
211cab0b5b0SSoby Mathew 
2126e79f9fdSSoby Mathew /*
2136e79f9fdSSoby Mathew  * Perform ARM standard platform setup.
2146e79f9fdSSoby Mathew  */
2156e79f9fdSSoby Mathew void arm_bl2_platform_setup(void)
2166e79f9fdSSoby Mathew {
217b4315306SDan Handley 	/* Initialize the secure environment */
218b4315306SDan Handley 	plat_arm_security_setup();
219f145403cSRoberto Vargas 
220f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR)
221638b034cSRoberto Vargas 	arm_nor_psci_do_static_mem_protect();
222f145403cSRoberto Vargas #endif
223b4315306SDan Handley }
224b4315306SDan Handley 
225b4315306SDan Handley void bl2_platform_setup(void)
226b4315306SDan Handley {
227b4315306SDan Handley 	arm_bl2_platform_setup();
228b4315306SDan Handley }
229b4315306SDan Handley 
230b4315306SDan Handley /*******************************************************************************
231b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
232b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
233b4315306SDan Handley  ******************************************************************************/
234b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
235b4315306SDan Handley {
236b5fa6563SSandrine Bailleux 	arm_setup_page_tables(bl2_tzram_layout.total_base,
237b4315306SDan Handley 			      bl2_tzram_layout.total_size,
2380af559a8SSandrine Bailleux 			      BL_CODE_BASE,
239ecdc898dSMasahiro Yamada 			      BL_CODE_END,
2400af559a8SSandrine Bailleux 			      BL_RO_DATA_BASE,
241ecdc898dSMasahiro Yamada 			      BL_RO_DATA_END
242b4315306SDan Handley #if USE_COHERENT_MEM
24347497053SMasahiro Yamada 			      , BL_COHERENT_RAM_BASE,
24447497053SMasahiro Yamada 			      BL_COHERENT_RAM_END
245b4315306SDan Handley #endif
246b4315306SDan Handley 			      );
2476fe8aa2fSYatharth Kochar 
2486fe8aa2fSYatharth Kochar #ifdef AARCH32
2496fe8aa2fSYatharth Kochar 	enable_mmu_secure(0);
2506fe8aa2fSYatharth Kochar #else
251b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2526fe8aa2fSYatharth Kochar #endif
253b4315306SDan Handley }
254b4315306SDan Handley 
255b4315306SDan Handley void bl2_plat_arch_setup(void)
256b4315306SDan Handley {
257b4315306SDan Handley 	arm_bl2_plat_arch_setup();
258b4315306SDan Handley }
259b4315306SDan Handley 
260a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
26107570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id)
262a8aa7fecSYatharth Kochar {
263a8aa7fecSYatharth Kochar 	int err = 0;
264a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
26554661cd2SSummer Qin #ifdef SPD_opteed
26654661cd2SSummer Qin 	bl_mem_params_node_t *pager_mem_params = NULL;
26754661cd2SSummer Qin 	bl_mem_params_node_t *paged_mem_params = NULL;
26854661cd2SSummer Qin #endif
269a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
270a8aa7fecSYatharth Kochar 
271a8aa7fecSYatharth Kochar 	switch (image_id) {
2726fe8aa2fSYatharth Kochar #ifdef AARCH64
273a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
27454661cd2SSummer Qin #ifdef SPD_opteed
27554661cd2SSummer Qin 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
27654661cd2SSummer Qin 		assert(pager_mem_params);
27754661cd2SSummer Qin 
27854661cd2SSummer Qin 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
27954661cd2SSummer Qin 		assert(paged_mem_params);
28054661cd2SSummer Qin 
28154661cd2SSummer Qin 		err = parse_optee_header(&bl_mem_params->ep_info,
28254661cd2SSummer Qin 				&pager_mem_params->image_info,
28354661cd2SSummer Qin 				&paged_mem_params->image_info);
28454661cd2SSummer Qin 		if (err != 0) {
28554661cd2SSummer Qin 			WARN("OPTEE header parse error.\n");
28654661cd2SSummer Qin 		}
28754661cd2SSummer Qin #endif
288a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
289a8aa7fecSYatharth Kochar 		break;
2906fe8aa2fSYatharth Kochar #endif
291a8aa7fecSYatharth Kochar 
292a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
293a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
294a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
295a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
296a8aa7fecSYatharth Kochar 		break;
297a8aa7fecSYatharth Kochar 
298a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
299a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
300a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
301a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
302a8aa7fecSYatharth Kochar 		if (err) {
303a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
304a8aa7fecSYatharth Kochar 		}
305a8aa7fecSYatharth Kochar 		break;
306a8aa7fecSYatharth Kochar #endif
307649c48f5SJonathan Wright 	default:
308649c48f5SJonathan Wright 		/* Do nothing in default case */
309649c48f5SJonathan Wright 		break;
310a8aa7fecSYatharth Kochar 	}
311a8aa7fecSYatharth Kochar 
312a8aa7fecSYatharth Kochar 	return err;
313a8aa7fecSYatharth Kochar }
314a8aa7fecSYatharth Kochar 
31507570d59SYatharth Kochar /*******************************************************************************
31607570d59SYatharth Kochar  * This function can be used by the platforms to update/use image
31707570d59SYatharth Kochar  * information for given `image_id`.
31807570d59SYatharth Kochar  ******************************************************************************/
31907570d59SYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id)
32007570d59SYatharth Kochar {
32107570d59SYatharth Kochar 	return arm_bl2_handle_post_image_load(image_id);
32207570d59SYatharth Kochar }
32307570d59SYatharth Kochar 
324a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
325a8aa7fecSYatharth Kochar 
326b4315306SDan Handley /*******************************************************************************
327f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
328b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
329b4315306SDan Handley  ******************************************************************************/
330f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
331b4315306SDan Handley {
332f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
333b4315306SDan Handley }
334b4315306SDan Handley 
335b4315306SDan Handley /*******************************************************************************
336d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
337b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
338d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
339b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
340b4315306SDan Handley  ******************************************************************************/
341b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
342b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
343b4315306SDan Handley {
344b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
345b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
346b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
347b4315306SDan Handley }
348b4315306SDan Handley 
349b4315306SDan Handley 
350b4315306SDan Handley /*******************************************************************************
351d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
352b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
353d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
354b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
355b4315306SDan Handley  ******************************************************************************/
35681d139d5SAntonio Nino Diaz #ifdef BL32_BASE
357b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
358b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
359b4315306SDan Handley {
360b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
361b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
362b4315306SDan Handley }
363b4315306SDan Handley 
364b4315306SDan Handley /*******************************************************************************
365b4315306SDan Handley  * Populate the extents of memory available for loading BL32
366b4315306SDan Handley  ******************************************************************************/
367b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
368b4315306SDan Handley {
369b4315306SDan Handley 	/*
370b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
371b4315306SDan Handley 	 */
372b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
373b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
374b4315306SDan Handley 	bl32_meminfo->total_size =
375b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
376b4315306SDan Handley 	bl32_meminfo->free_size =
377b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
378b4315306SDan Handley }
37981d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
380b4315306SDan Handley 
38181d139d5SAntonio Nino Diaz /*******************************************************************************
38281d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
38381d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
38481d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
38581d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
38681d139d5SAntonio Nino Diaz  ******************************************************************************/
38781d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
38881d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
38981d139d5SAntonio Nino Diaz {
39081d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
39181d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
39281d139d5SAntonio Nino Diaz }
393b4315306SDan Handley 
394b4315306SDan Handley /*******************************************************************************
395b4315306SDan Handley  * Populate the extents of memory available for loading BL33
396b4315306SDan Handley  ******************************************************************************/
397b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
398b4315306SDan Handley {
399b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
400b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
401b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
402b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
403b4315306SDan Handley }
404a8aa7fecSYatharth Kochar 
405a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
406