1b4315306SDan Handley /* 24518dd9aSDavid Wang * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 4b4315306SDan Handley * Redistribution and use in source and binary forms, with or without 5b4315306SDan Handley * modification, are permitted provided that the following conditions are met: 6b4315306SDan Handley * 7b4315306SDan Handley * Redistributions of source code must retain the above copyright notice, this 8b4315306SDan Handley * list of conditions and the following disclaimer. 9b4315306SDan Handley * 10b4315306SDan Handley * Redistributions in binary form must reproduce the above copyright notice, 11b4315306SDan Handley * this list of conditions and the following disclaimer in the documentation 12b4315306SDan Handley * and/or other materials provided with the distribution. 13b4315306SDan Handley * 14b4315306SDan Handley * Neither the name of ARM nor the names of its contributors may be used 15b4315306SDan Handley * to endorse or promote products derived from this software without specific 16b4315306SDan Handley * prior written permission. 17b4315306SDan Handley * 18b4315306SDan Handley * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19b4315306SDan Handley * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20b4315306SDan Handley * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21b4315306SDan Handley * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22b4315306SDan Handley * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23b4315306SDan Handley * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24b4315306SDan Handley * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25b4315306SDan Handley * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26b4315306SDan Handley * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27b4315306SDan Handley * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28b4315306SDan Handley * POSSIBILITY OF SUCH DAMAGE. 29b4315306SDan Handley */ 30b4315306SDan Handley 31b4315306SDan Handley #include <arch_helpers.h> 32b4315306SDan Handley #include <arm_def.h> 33a8aa7fecSYatharth Kochar #include <assert.h> 34b4315306SDan Handley #include <bl_common.h> 35b4315306SDan Handley #include <console.h> 36a8aa7fecSYatharth Kochar #include <debug.h> 37a8aa7fecSYatharth Kochar #include <desc_image_load.h> 38b4315306SDan Handley #include <plat_arm.h> 39a8aa7fecSYatharth Kochar #include <platform_def.h> 40b4315306SDan Handley #include <string.h> 41b4315306SDan Handley 42b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 43b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 44b4315306SDan Handley 45a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 46a8aa7fecSYatharth Kochar #pragma weak bl2_early_platform_setup 47a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 48a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 49a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 50a8aa7fecSYatharth Kochar 51a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2 52a8aa7fecSYatharth Kochar 53a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load 54a8aa7fecSYatharth Kochar 55a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */ 56b4315306SDan Handley 57b4315306SDan Handley /******************************************************************************* 58b4315306SDan Handley * This structure represents the superset of information that is passed to 59d178637dSJuan Castillo * BL31, e.g. while passing control to it from BL2, bl31_params 60b4315306SDan Handley * and other platform specific params 61b4315306SDan Handley ******************************************************************************/ 62b4315306SDan Handley typedef struct bl2_to_bl31_params_mem { 63b4315306SDan Handley bl31_params_t bl31_params; 64b4315306SDan Handley image_info_t bl31_image_info; 65b4315306SDan Handley image_info_t bl32_image_info; 66b4315306SDan Handley image_info_t bl33_image_info; 67b4315306SDan Handley entry_point_info_t bl33_ep_info; 68b4315306SDan Handley entry_point_info_t bl32_ep_info; 69b4315306SDan Handley entry_point_info_t bl31_ep_info; 70b4315306SDan Handley } bl2_to_bl31_params_mem_t; 71b4315306SDan Handley 72b4315306SDan Handley 73b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem; 74b4315306SDan Handley 75b4315306SDan Handley 76b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */ 77b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params 78b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info 79b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params 80b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info 81f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo 82b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo 83b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info 84b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo 85b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info 86b4315306SDan Handley 874518dd9aSDavid Wang #if ARM_BL31_IN_DRAM 884518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void) 894518dd9aSDavid Wang { 904518dd9aSDavid Wang static meminfo_t bl2_dram_layout 914518dd9aSDavid Wang __aligned(CACHE_WRITEBACK_GRANULE) = { 924518dd9aSDavid Wang .total_base = BL31_BASE, 934518dd9aSDavid Wang .total_size = (ARM_AP_TZC_DRAM1_BASE + 944518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE, 954518dd9aSDavid Wang .free_base = BL31_BASE, 964518dd9aSDavid Wang .free_size = (ARM_AP_TZC_DRAM1_BASE + 974518dd9aSDavid Wang ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE 984518dd9aSDavid Wang }; 99b4315306SDan Handley 1004518dd9aSDavid Wang return &bl2_dram_layout; 1014518dd9aSDavid Wang } 1024518dd9aSDavid Wang #else 103b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void) 104b4315306SDan Handley { 105b4315306SDan Handley return &bl2_tzram_layout; 106b4315306SDan Handley } 107a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */ 108b4315306SDan Handley 109b4315306SDan Handley /******************************************************************************* 110b4315306SDan Handley * This function assigns a pointer to the memory that the platform has kept 111b4315306SDan Handley * aside to pass platform specific and trusted firmware related information 112b4315306SDan Handley * to BL31. This memory is allocated by allocating memory to 113b4315306SDan Handley * bl2_to_bl31_params_mem_t structure which is a superset of all the 114b4315306SDan Handley * structure whose information is passed to BL31 115b4315306SDan Handley * NOTE: This function should be called only once and should be done 116b4315306SDan Handley * before generating params to BL31 117b4315306SDan Handley ******************************************************************************/ 118b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void) 119b4315306SDan Handley { 120b4315306SDan Handley bl31_params_t *bl2_to_bl31_params; 121b4315306SDan Handley 122b4315306SDan Handley /* 123b4315306SDan Handley * Initialise the memory for all the arguments that needs to 124d178637dSJuan Castillo * be passed to BL31 125b4315306SDan Handley */ 126b4315306SDan Handley memset(&bl31_params_mem, 0, sizeof(bl2_to_bl31_params_mem_t)); 127b4315306SDan Handley 128b4315306SDan Handley /* Assign memory for TF related information */ 129b4315306SDan Handley bl2_to_bl31_params = &bl31_params_mem.bl31_params; 130b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0); 131b4315306SDan Handley 132d178637dSJuan Castillo /* Fill BL31 related information */ 133b4315306SDan Handley bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info; 134b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY, 135b4315306SDan Handley VERSION_1, 0); 136b4315306SDan Handley 137d178637dSJuan Castillo /* Fill BL32 related information if it exists */ 13881d139d5SAntonio Nino Diaz #ifdef BL32_BASE 139b4315306SDan Handley bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info; 140b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP, 141b4315306SDan Handley VERSION_1, 0); 142b4315306SDan Handley bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info; 143b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY, 144b4315306SDan Handley VERSION_1, 0); 14581d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 146b4315306SDan Handley 147d178637dSJuan Castillo /* Fill BL33 related information */ 148b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info; 149b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info, 150b4315306SDan Handley PARAM_EP, VERSION_1, 0); 151b4315306SDan Handley 152d178637dSJuan Castillo /* BL33 expects to receive the primary CPU MPID (through x0) */ 153b4315306SDan Handley bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr(); 154b4315306SDan Handley 155b4315306SDan Handley bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info; 156b4315306SDan Handley SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY, 157b4315306SDan Handley VERSION_1, 0); 158b4315306SDan Handley 159b4315306SDan Handley return bl2_to_bl31_params; 160b4315306SDan Handley } 161b4315306SDan Handley 162b4315306SDan Handley /* Flush the TF params and the TF plat params */ 163b4315306SDan Handley void bl2_plat_flush_bl31_params(void) 164b4315306SDan Handley { 165b4315306SDan Handley flush_dcache_range((unsigned long)&bl31_params_mem, 166b4315306SDan Handley sizeof(bl2_to_bl31_params_mem_t)); 167b4315306SDan Handley } 168b4315306SDan Handley 169b4315306SDan Handley /******************************************************************************* 170b4315306SDan Handley * This function returns a pointer to the shared memory that the platform 171b4315306SDan Handley * has kept to point to entry point information of BL31 to BL2 172b4315306SDan Handley ******************************************************************************/ 173b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void) 174b4315306SDan Handley { 175b4315306SDan Handley #if DEBUG 176b4315306SDan Handley bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL; 177b4315306SDan Handley #endif 178b4315306SDan Handley 179b4315306SDan Handley return &bl31_params_mem.bl31_ep_info; 180b4315306SDan Handley } 181a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 182b4315306SDan Handley 183b4315306SDan Handley /******************************************************************************* 184b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 185b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 186b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 187b4315306SDan Handley ******************************************************************************/ 188b4315306SDan Handley void arm_bl2_early_platform_setup(meminfo_t *mem_layout) 189b4315306SDan Handley { 190b4315306SDan Handley /* Initialize the console to provide early debug support */ 191b4315306SDan Handley console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, 192b4315306SDan Handley ARM_CONSOLE_BAUDRATE); 193b4315306SDan Handley 194b4315306SDan Handley /* Setup the BL2 memory layout */ 195b4315306SDan Handley bl2_tzram_layout = *mem_layout; 196b4315306SDan Handley 197b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 198b4315306SDan Handley plat_arm_io_setup(); 199b4315306SDan Handley } 200b4315306SDan Handley 201b4315306SDan Handley void bl2_early_platform_setup(meminfo_t *mem_layout) 202b4315306SDan Handley { 203b4315306SDan Handley arm_bl2_early_platform_setup(mem_layout); 204b4315306SDan Handley } 205b4315306SDan Handley 206b4315306SDan Handley /* 207b4315306SDan Handley * Perform ARM standard platform setup. 208b4315306SDan Handley */ 209b4315306SDan Handley void arm_bl2_platform_setup(void) 210b4315306SDan Handley { 211b4315306SDan Handley /* Initialize the secure environment */ 212b4315306SDan Handley plat_arm_security_setup(); 213b4315306SDan Handley } 214b4315306SDan Handley 215b4315306SDan Handley void bl2_platform_setup(void) 216b4315306SDan Handley { 217b4315306SDan Handley arm_bl2_platform_setup(); 218b4315306SDan Handley } 219b4315306SDan Handley 220b4315306SDan Handley /******************************************************************************* 221b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 222b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 223b4315306SDan Handley ******************************************************************************/ 224b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 225b4315306SDan Handley { 226b5fa6563SSandrine Bailleux arm_setup_page_tables(bl2_tzram_layout.total_base, 227b4315306SDan Handley bl2_tzram_layout.total_size, 2280af559a8SSandrine Bailleux BL_CODE_BASE, 229ecdc898dSMasahiro Yamada BL_CODE_END, 2300af559a8SSandrine Bailleux BL_RO_DATA_BASE, 231ecdc898dSMasahiro Yamada BL_RO_DATA_END 232b4315306SDan Handley #if USE_COHERENT_MEM 233*47497053SMasahiro Yamada , BL_COHERENT_RAM_BASE, 234*47497053SMasahiro Yamada BL_COHERENT_RAM_END 235b4315306SDan Handley #endif 236b4315306SDan Handley ); 2376fe8aa2fSYatharth Kochar 2386fe8aa2fSYatharth Kochar #ifdef AARCH32 2396fe8aa2fSYatharth Kochar enable_mmu_secure(0); 2406fe8aa2fSYatharth Kochar #else 241b5fa6563SSandrine Bailleux enable_mmu_el1(0); 2426fe8aa2fSYatharth Kochar #endif 243b4315306SDan Handley } 244b4315306SDan Handley 245b4315306SDan Handley void bl2_plat_arch_setup(void) 246b4315306SDan Handley { 247b4315306SDan Handley arm_bl2_plat_arch_setup(); 248b4315306SDan Handley } 249b4315306SDan Handley 250a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2 251a8aa7fecSYatharth Kochar /******************************************************************************* 252a8aa7fecSYatharth Kochar * This function can be used by the platforms to update/use image 253a8aa7fecSYatharth Kochar * information for given `image_id`. 254a8aa7fecSYatharth Kochar ******************************************************************************/ 255a8aa7fecSYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id) 256a8aa7fecSYatharth Kochar { 257a8aa7fecSYatharth Kochar int err = 0; 258a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 259a8aa7fecSYatharth Kochar assert(bl_mem_params); 260a8aa7fecSYatharth Kochar 261a8aa7fecSYatharth Kochar switch (image_id) { 2626fe8aa2fSYatharth Kochar #ifdef AARCH64 263a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 264a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 265a8aa7fecSYatharth Kochar break; 2666fe8aa2fSYatharth Kochar #endif 267a8aa7fecSYatharth Kochar 268a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 269a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 270a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 271a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 272a8aa7fecSYatharth Kochar break; 273a8aa7fecSYatharth Kochar 274a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 275a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 276a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 277a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 278a8aa7fecSYatharth Kochar if (err) { 279a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 280a8aa7fecSYatharth Kochar } 281a8aa7fecSYatharth Kochar break; 282a8aa7fecSYatharth Kochar #endif 283a8aa7fecSYatharth Kochar } 284a8aa7fecSYatharth Kochar 285a8aa7fecSYatharth Kochar return err; 286a8aa7fecSYatharth Kochar } 287a8aa7fecSYatharth Kochar 288a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */ 289a8aa7fecSYatharth Kochar 290b4315306SDan Handley /******************************************************************************* 291f59821d5SJuan Castillo * Populate the extents of memory available for loading SCP_BL2 (if used), 292b4315306SDan Handley * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2. 293b4315306SDan Handley ******************************************************************************/ 294f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo) 295b4315306SDan Handley { 296f59821d5SJuan Castillo *scp_bl2_meminfo = bl2_tzram_layout; 297b4315306SDan Handley } 298b4315306SDan Handley 299b4315306SDan Handley /******************************************************************************* 300d178637dSJuan Castillo * Before calling this function BL31 is loaded in memory and its entrypoint 301b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 302d178637dSJuan Castillo * the entrypoint of BL31 and set SPSR and security state. 303b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 304b4315306SDan Handley ******************************************************************************/ 305b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info, 306b4315306SDan Handley entry_point_info_t *bl31_ep_info) 307b4315306SDan Handley { 308b4315306SDan Handley SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE); 309b4315306SDan Handley bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX, 310b4315306SDan Handley DISABLE_ALL_EXCEPTIONS); 311b4315306SDan Handley } 312b4315306SDan Handley 313b4315306SDan Handley 314b4315306SDan Handley /******************************************************************************* 315d178637dSJuan Castillo * Before calling this function BL32 is loaded in memory and its entrypoint 316b4315306SDan Handley * is set by load_image. This is a placeholder for the platform to change 317d178637dSJuan Castillo * the entrypoint of BL32 and set SPSR and security state. 318b4315306SDan Handley * On ARM standard platforms we only set the security state of the entrypoint 319b4315306SDan Handley ******************************************************************************/ 32081d139d5SAntonio Nino Diaz #ifdef BL32_BASE 321b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info, 322b4315306SDan Handley entry_point_info_t *bl32_ep_info) 323b4315306SDan Handley { 324b4315306SDan Handley SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE); 325b4315306SDan Handley bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry(); 326b4315306SDan Handley } 327b4315306SDan Handley 328b4315306SDan Handley /******************************************************************************* 329b4315306SDan Handley * Populate the extents of memory available for loading BL32 330b4315306SDan Handley ******************************************************************************/ 331b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo) 332b4315306SDan Handley { 333b4315306SDan Handley /* 334b4315306SDan Handley * Populate the extents of memory available for loading BL32. 335b4315306SDan Handley */ 336b4315306SDan Handley bl32_meminfo->total_base = BL32_BASE; 337b4315306SDan Handley bl32_meminfo->free_base = BL32_BASE; 338b4315306SDan Handley bl32_meminfo->total_size = 339b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 340b4315306SDan Handley bl32_meminfo->free_size = 341b4315306SDan Handley (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE; 342b4315306SDan Handley } 34381d139d5SAntonio Nino Diaz #endif /* BL32_BASE */ 344b4315306SDan Handley 34581d139d5SAntonio Nino Diaz /******************************************************************************* 34681d139d5SAntonio Nino Diaz * Before calling this function BL33 is loaded in memory and its entrypoint 34781d139d5SAntonio Nino Diaz * is set by load_image. This is a placeholder for the platform to change 34881d139d5SAntonio Nino Diaz * the entrypoint of BL33 and set SPSR and security state. 34981d139d5SAntonio Nino Diaz * On ARM standard platforms we only set the security state of the entrypoint 35081d139d5SAntonio Nino Diaz ******************************************************************************/ 35181d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image, 35281d139d5SAntonio Nino Diaz entry_point_info_t *bl33_ep_info) 35381d139d5SAntonio Nino Diaz { 35481d139d5SAntonio Nino Diaz SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE); 35581d139d5SAntonio Nino Diaz bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry(); 35681d139d5SAntonio Nino Diaz } 357b4315306SDan Handley 358b4315306SDan Handley /******************************************************************************* 359b4315306SDan Handley * Populate the extents of memory available for loading BL33 360b4315306SDan Handley ******************************************************************************/ 361b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo) 362b4315306SDan Handley { 363b4315306SDan Handley bl33_meminfo->total_base = ARM_NS_DRAM1_BASE; 364b4315306SDan Handley bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE; 365b4315306SDan Handley bl33_meminfo->free_base = ARM_NS_DRAM1_BASE; 366b4315306SDan Handley bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE; 367b4315306SDan Handley } 368a8aa7fecSYatharth Kochar 369a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 370