1b4315306SDan Handley /* 20c306cc0SSoby Mathew * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7a8aa7fecSYatharth Kochar #include <assert.h> 8b4315306SDan Handley #include <string.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 1709d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 1809d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 1909d40e0eSAntonio Nino Diaz #endif 2009d40e0eSAntonio Nino Diaz #include <lib/utils.h> 21bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2309d40e0eSAntonio Nino Diaz 24b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 25b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 26b4315306SDan Handley 27caf4eca1SSoby Mathew /* 28c099cd39SSoby Mathew * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is 29c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 30caf4eca1SSoby Mathew */ 31c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 32caf4eca1SSoby Mathew 33a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 340c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 35a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 36a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 37a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 38a8aa7fecSYatharth Kochar 39d323af9eSDaniel Boulby #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 40d323af9eSDaniel Boulby bl2_tzram_layout.total_base, \ 41d323af9eSDaniel Boulby bl2_tzram_layout.total_size, \ 42d323af9eSDaniel Boulby MT_MEMORY | MT_RW | MT_SECURE) 43d323af9eSDaniel Boulby 444a581b06SDimitris Papastamos 45490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load 464a581b06SDimitris Papastamos 47b4315306SDan Handley /******************************************************************************* 48b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 49b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 50b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 51b4315306SDan Handley ******************************************************************************/ 526c77e749SSandrine Bailleux void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, 536c77e749SSandrine Bailleux struct meminfo *mem_layout) 54b4315306SDan Handley { 55b4315306SDan Handley /* Initialize the console to provide early debug support */ 5688a0523eSAntonio Nino Diaz arm_console_boot_init(); 57b4315306SDan Handley 58b4315306SDan Handley /* Setup the BL2 memory layout */ 59b4315306SDan Handley bl2_tzram_layout = *mem_layout; 60b4315306SDan Handley 61b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 62b4315306SDan Handley plat_arm_io_setup(); 63cab0b5b0SSoby Mathew 64da5f2745SSoby Mathew if (tb_fw_config != 0U) 65cab0b5b0SSoby Mathew arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); 66b4315306SDan Handley } 67b4315306SDan Handley 680c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 69b4315306SDan Handley { 70cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 71cab0b5b0SSoby Mathew 7218e279ebSSoby Mathew generic_delay_timer_init(); 73b4315306SDan Handley } 74b4315306SDan Handley 75b4315306SDan Handley /* 766e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 776e79f9fdSSoby Mathew * configuration here. 78b4315306SDan Handley */ 796e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 80b4315306SDan Handley { 81cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 826e79f9fdSSoby Mathew } 83cab0b5b0SSoby Mathew 846e79f9fdSSoby Mathew /* 856e79f9fdSSoby Mathew * Perform ARM standard platform setup. 866e79f9fdSSoby Mathew */ 876e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 886e79f9fdSSoby Mathew { 89b4315306SDan Handley /* Initialize the secure environment */ 90b4315306SDan Handley plat_arm_security_setup(); 91f145403cSRoberto Vargas 92f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 93638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 94f145403cSRoberto Vargas #endif 95b4315306SDan Handley } 96b4315306SDan Handley 97b4315306SDan Handley void bl2_platform_setup(void) 98b4315306SDan Handley { 99b4315306SDan Handley arm_bl2_platform_setup(); 100b4315306SDan Handley } 101b4315306SDan Handley 102b4315306SDan Handley /******************************************************************************* 103b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 104b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 105b4315306SDan Handley ******************************************************************************/ 106b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 107b4315306SDan Handley { 108943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG 109943bb7f8SSoby Mathew /* 110943bb7f8SSoby Mathew * Ensure ARM platforms don't use coherent memory in BL2 unless 111943bb7f8SSoby Mathew * cryptocell integration is enabled. 112943bb7f8SSoby Mathew */ 113d323af9eSDaniel Boulby assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); 114b4315306SDan Handley #endif 115d323af9eSDaniel Boulby 116d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 117d323af9eSDaniel Boulby MAP_BL2_TOTAL, 1182ecaafd2SDaniel Boulby ARM_MAP_BL_RO, 1191eb735d7SRoberto Vargas #if USE_ROMLIB 1201eb735d7SRoberto Vargas ARM_MAP_ROMLIB_CODE, 1211eb735d7SRoberto Vargas ARM_MAP_ROMLIB_DATA, 1221eb735d7SRoberto Vargas #endif 123943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG 124943bb7f8SSoby Mathew ARM_MAP_BL_COHERENT_RAM, 125943bb7f8SSoby Mathew #endif 126d323af9eSDaniel Boulby {0} 127d323af9eSDaniel Boulby }; 128d323af9eSDaniel Boulby 1290916c38dSRoberto Vargas setup_page_tables(bl_regions, plat_arm_get_mmap()); 1306fe8aa2fSYatharth Kochar 131*402b3cf8SJulius Werner #ifdef __aarch64__ 132b5fa6563SSandrine Bailleux enable_mmu_el1(0); 133*402b3cf8SJulius Werner #else 134*402b3cf8SJulius Werner enable_mmu_svc_mon(0); 1356fe8aa2fSYatharth Kochar #endif 1361eb735d7SRoberto Vargas 1371eb735d7SRoberto Vargas arm_setup_romlib(); 138b4315306SDan Handley } 139b4315306SDan Handley 140b4315306SDan Handley void bl2_plat_arch_setup(void) 141b4315306SDan Handley { 142b4315306SDan Handley arm_bl2_plat_arch_setup(); 143b4315306SDan Handley } 144b4315306SDan Handley 14507570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 146a8aa7fecSYatharth Kochar { 147a8aa7fecSYatharth Kochar int err = 0; 148a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 14954661cd2SSummer Qin #ifdef SPD_opteed 15054661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 15154661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 15254661cd2SSummer Qin #endif 153a8aa7fecSYatharth Kochar assert(bl_mem_params); 154a8aa7fecSYatharth Kochar 155a8aa7fecSYatharth Kochar switch (image_id) { 156*402b3cf8SJulius Werner #ifdef __aarch64__ 157a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 15854661cd2SSummer Qin #ifdef SPD_opteed 15954661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 16054661cd2SSummer Qin assert(pager_mem_params); 16154661cd2SSummer Qin 16254661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 16354661cd2SSummer Qin assert(paged_mem_params); 16454661cd2SSummer Qin 16554661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 16654661cd2SSummer Qin &pager_mem_params->image_info, 16754661cd2SSummer Qin &paged_mem_params->image_info); 16854661cd2SSummer Qin if (err != 0) { 16954661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 17054661cd2SSummer Qin } 17154661cd2SSummer Qin #endif 172a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 173a8aa7fecSYatharth Kochar break; 1746fe8aa2fSYatharth Kochar #endif 175a8aa7fecSYatharth Kochar 176a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 177a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 178a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 179a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 180a8aa7fecSYatharth Kochar break; 181a8aa7fecSYatharth Kochar 182a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 183a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 184a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 185a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 186a8aa7fecSYatharth Kochar if (err) { 187a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 188a8aa7fecSYatharth Kochar } 189a8aa7fecSYatharth Kochar break; 190a8aa7fecSYatharth Kochar #endif 191649c48f5SJonathan Wright default: 192649c48f5SJonathan Wright /* Do nothing in default case */ 193649c48f5SJonathan Wright break; 194a8aa7fecSYatharth Kochar } 195a8aa7fecSYatharth Kochar 196a8aa7fecSYatharth Kochar return err; 197a8aa7fecSYatharth Kochar } 198a8aa7fecSYatharth Kochar 19907570d59SYatharth Kochar /******************************************************************************* 20007570d59SYatharth Kochar * This function can be used by the platforms to update/use image 20107570d59SYatharth Kochar * information for given `image_id`. 20207570d59SYatharth Kochar ******************************************************************************/ 203490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id) 20407570d59SYatharth Kochar { 20507570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 20607570d59SYatharth Kochar } 20707570d59SYatharth Kochar 208490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id) 209490eeb04SDaniel Boulby { 210490eeb04SDaniel Boulby return arm_bl2_plat_handle_post_image_load(image_id); 211490eeb04SDaniel Boulby } 212