1b4315306SDan Handley /* 2ef1daa42SManish V Badarkhe * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7a8aa7fecSYatharth Kochar #include <assert.h> 8b4315306SDan Handley #include <string.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 12deb4b3a6SZelalem Aweke #include <arch_features.h> 1309d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 1609d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 18ef1daa42SManish V Badarkhe #include <drivers/partition/partition.h> 199814bfc1SLouis Mayencourt #include <lib/fconf/fconf.h> 2082869675SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h> 21f19dc624Sjohpow01 #if ENABLE_RME 22f19dc624Sjohpow01 #include <lib/gpt_rme/gpt_rme.h> 23f19dc624Sjohpow01 #endif /* ENABLE_RME */ 2409d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 2509d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 2609d40e0eSAntonio Nino Diaz #endif 2709d40e0eSAntonio Nino Diaz #include <lib/utils.h> 28f19dc624Sjohpow01 #if ENABLE_RME 29deb4b3a6SZelalem Aweke #include <plat/arm/common/arm_pas_def.h> 30f19dc624Sjohpow01 #endif /* ENABLE_RME */ 31bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 3209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3309d40e0eSAntonio Nino Diaz 34b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 35b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 36b4315306SDan Handley 37a07c101aSManish V Badarkhe /* Base address of fw_config received from BL1 */ 38d74c6b83SJimmy Brisson static uintptr_t config_base; 39a07c101aSManish V Badarkhe 40caf4eca1SSoby Mathew /* 4104e06973SManish V Badarkhe * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is 42c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 43caf4eca1SSoby Mathew */ 4404e06973SManish V Badarkhe CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 45caf4eca1SSoby Mathew 46a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 470c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 48a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 49a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 50a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 51a8aa7fecSYatharth Kochar 524bb72c47SZelalem Aweke #if ENABLE_RME 534bb72c47SZelalem Aweke #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 544bb72c47SZelalem Aweke bl2_tzram_layout.total_base, \ 554bb72c47SZelalem Aweke bl2_tzram_layout.total_size, \ 564bb72c47SZelalem Aweke MT_MEMORY | MT_RW | MT_ROOT) 574bb72c47SZelalem Aweke #else 58d323af9eSDaniel Boulby #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 59d323af9eSDaniel Boulby bl2_tzram_layout.total_base, \ 60d323af9eSDaniel Boulby bl2_tzram_layout.total_size, \ 61d323af9eSDaniel Boulby MT_MEMORY | MT_RW | MT_SECURE) 624bb72c47SZelalem Aweke #endif /* ENABLE_RME */ 634a581b06SDimitris Papastamos 64490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load 654a581b06SDimitris Papastamos 66b4315306SDan Handley /******************************************************************************* 67b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 68b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 69b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 70b4315306SDan Handley ******************************************************************************/ 7104e06973SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config, 726c77e749SSandrine Bailleux struct meminfo *mem_layout) 73b4315306SDan Handley { 74b4315306SDan Handley /* Initialize the console to provide early debug support */ 7588a0523eSAntonio Nino Diaz arm_console_boot_init(); 76b4315306SDan Handley 77b4315306SDan Handley /* Setup the BL2 memory layout */ 78b4315306SDan Handley bl2_tzram_layout = *mem_layout; 79b4315306SDan Handley 80d74c6b83SJimmy Brisson config_base = fw_config; 819814bfc1SLouis Mayencourt 82b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 83b4315306SDan Handley plat_arm_io_setup(); 84ef1daa42SManish V Badarkhe 85ef1daa42SManish V Badarkhe /* Load partition table */ 86ef1daa42SManish V Badarkhe #if ARM_GPT_SUPPORT 87ef1daa42SManish V Badarkhe partition_init(GPT_IMAGE_ID); 88ef1daa42SManish V Badarkhe #endif /* ARM_GPT_SUPPORT */ 89ef1daa42SManish V Badarkhe 90b4315306SDan Handley } 91b4315306SDan Handley 920c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 93b4315306SDan Handley { 94cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 95cab0b5b0SSoby Mathew 9618e279ebSSoby Mathew generic_delay_timer_init(); 97b4315306SDan Handley } 98b4315306SDan Handley 99b4315306SDan Handley /* 1006e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 1016e79f9fdSSoby Mathew * configuration here. 102b4315306SDan Handley */ 1036e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 104b4315306SDan Handley { 105cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 106ef1daa42SManish V Badarkhe 1072f1177b2SManish V Badarkhe #if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT 1082f1177b2SManish V Badarkhe /* Always use the FIP from bank 0 */ 1092f1177b2SManish V Badarkhe arm_set_fip_addr(0U); 1102f1177b2SManish V Badarkhe #endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */ 1116e79f9fdSSoby Mathew } 112cab0b5b0SSoby Mathew 1136e79f9fdSSoby Mathew /* 1146e79f9fdSSoby Mathew * Perform ARM standard platform setup. 1156e79f9fdSSoby Mathew */ 1166e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 1176e79f9fdSSoby Mathew { 118deb4b3a6SZelalem Aweke #if !ENABLE_RME 119b4315306SDan Handley /* Initialize the secure environment */ 120b4315306SDan Handley plat_arm_security_setup(); 121deb4b3a6SZelalem Aweke #endif 122f145403cSRoberto Vargas 123f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 124638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 125f145403cSRoberto Vargas #endif 126b4315306SDan Handley } 127b4315306SDan Handley 128b4315306SDan Handley void bl2_platform_setup(void) 129b4315306SDan Handley { 130b4315306SDan Handley arm_bl2_platform_setup(); 131b4315306SDan Handley } 132b4315306SDan Handley 133deb4b3a6SZelalem Aweke #if ENABLE_RME 134f19dc624Sjohpow01 135deb4b3a6SZelalem Aweke static void arm_bl2_plat_gpt_setup(void) 136deb4b3a6SZelalem Aweke { 137deb4b3a6SZelalem Aweke /* 138deb4b3a6SZelalem Aweke * The GPT library might modify the gpt regions structure to optimize 139deb4b3a6SZelalem Aweke * the layout, so the array cannot be constant. 140deb4b3a6SZelalem Aweke */ 141deb4b3a6SZelalem Aweke pas_region_t pas_regions[] = { 142deb4b3a6SZelalem Aweke ARM_PAS_KERNEL, 143f19dc624Sjohpow01 ARM_PAS_SECURE, 144deb4b3a6SZelalem Aweke ARM_PAS_REALM, 145deb4b3a6SZelalem Aweke ARM_PAS_EL3_DRAM, 146*346cfe2bSAlexeiFedorov ARM_PAS_GPTS, 147*346cfe2bSAlexeiFedorov ARM_PAS_KERNEL_1 148deb4b3a6SZelalem Aweke }; 149deb4b3a6SZelalem Aweke 150f19dc624Sjohpow01 /* Initialize entire protected space to GPT_GPI_ANY. */ 151*346cfe2bSAlexeiFedorov if (gpt_init_l0_tables(GPCCR_PPS_64GB, ARM_L0_GPT_ADDR_BASE, 152f19dc624Sjohpow01 ARM_L0_GPT_SIZE) < 0) { 153f19dc624Sjohpow01 ERROR("gpt_init_l0_tables() failed!\n"); 154deb4b3a6SZelalem Aweke panic(); 155deb4b3a6SZelalem Aweke } 156deb4b3a6SZelalem Aweke 157f19dc624Sjohpow01 /* Carve out defined PAS ranges. */ 158f19dc624Sjohpow01 if (gpt_init_pas_l1_tables(GPCCR_PGS_4K, 159f19dc624Sjohpow01 ARM_L1_GPT_ADDR_BASE, 160f19dc624Sjohpow01 ARM_L1_GPT_SIZE, 161f19dc624Sjohpow01 pas_regions, 162f19dc624Sjohpow01 (unsigned int)(sizeof(pas_regions) / 163f19dc624Sjohpow01 sizeof(pas_region_t))) < 0) { 164f19dc624Sjohpow01 ERROR("gpt_init_pas_l1_tables() failed!\n"); 165f19dc624Sjohpow01 panic(); 166deb4b3a6SZelalem Aweke } 167f19dc624Sjohpow01 168f19dc624Sjohpow01 INFO("Enabling Granule Protection Checks\n"); 169f19dc624Sjohpow01 if (gpt_enable() < 0) { 170f19dc624Sjohpow01 ERROR("gpt_enable() failed!\n"); 171f19dc624Sjohpow01 panic(); 172f19dc624Sjohpow01 } 173f19dc624Sjohpow01 } 174f19dc624Sjohpow01 175deb4b3a6SZelalem Aweke #endif /* ENABLE_RME */ 176deb4b3a6SZelalem Aweke 177b4315306SDan Handley /******************************************************************************* 178deb4b3a6SZelalem Aweke * Perform the very early platform specific architectural setup here. 179deb4b3a6SZelalem Aweke * When RME is enabled the secure environment is initialised before 180deb4b3a6SZelalem Aweke * initialising and enabling Granule Protection. 181deb4b3a6SZelalem Aweke * This function initialises the MMU in a quick and dirty way. 182b4315306SDan Handley ******************************************************************************/ 183b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 184b4315306SDan Handley { 185943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG 186943bb7f8SSoby Mathew /* 187943bb7f8SSoby Mathew * Ensure ARM platforms don't use coherent memory in BL2 unless 188943bb7f8SSoby Mathew * cryptocell integration is enabled. 189943bb7f8SSoby Mathew */ 190d323af9eSDaniel Boulby assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); 191b4315306SDan Handley #endif 192d323af9eSDaniel Boulby 193d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 194d323af9eSDaniel Boulby MAP_BL2_TOTAL, 1952ecaafd2SDaniel Boulby ARM_MAP_BL_RO, 1961eb735d7SRoberto Vargas #if USE_ROMLIB 1971eb735d7SRoberto Vargas ARM_MAP_ROMLIB_CODE, 1981eb735d7SRoberto Vargas ARM_MAP_ROMLIB_DATA, 1991eb735d7SRoberto Vargas #endif 200943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG 201943bb7f8SSoby Mathew ARM_MAP_BL_COHERENT_RAM, 202943bb7f8SSoby Mathew #endif 203a07c101aSManish V Badarkhe ARM_MAP_BL_CONFIG_REGION, 204c8720729SZelalem Aweke #if ENABLE_RME 205c8720729SZelalem Aweke ARM_MAP_L0_GPT_REGION, 206c8720729SZelalem Aweke #endif 207d323af9eSDaniel Boulby {0} 208d323af9eSDaniel Boulby }; 209d323af9eSDaniel Boulby 210deb4b3a6SZelalem Aweke #if ENABLE_RME 211deb4b3a6SZelalem Aweke /* Initialise the secure environment */ 212deb4b3a6SZelalem Aweke plat_arm_security_setup(); 213deb4b3a6SZelalem Aweke #endif 2140916c38dSRoberto Vargas setup_page_tables(bl_regions, plat_arm_get_mmap()); 2156fe8aa2fSYatharth Kochar 216402b3cf8SJulius Werner #ifdef __aarch64__ 217deb4b3a6SZelalem Aweke #if ENABLE_RME 218deb4b3a6SZelalem Aweke /* BL2 runs in EL3 when RME enabled. */ 219deb4b3a6SZelalem Aweke assert(get_armv9_2_feat_rme_support() != 0U); 220deb4b3a6SZelalem Aweke enable_mmu_el3(0); 221f19dc624Sjohpow01 222f19dc624Sjohpow01 /* Initialise and enable granule protection after MMU. */ 223f19dc624Sjohpow01 arm_bl2_plat_gpt_setup(); 224deb4b3a6SZelalem Aweke #else 225b5fa6563SSandrine Bailleux enable_mmu_el1(0); 226deb4b3a6SZelalem Aweke #endif 227402b3cf8SJulius Werner #else 228402b3cf8SJulius Werner enable_mmu_svc_mon(0); 2296fe8aa2fSYatharth Kochar #endif 2301eb735d7SRoberto Vargas 2311eb735d7SRoberto Vargas arm_setup_romlib(); 232b4315306SDan Handley } 233b4315306SDan Handley 234b4315306SDan Handley void bl2_plat_arch_setup(void) 235b4315306SDan Handley { 236a07c101aSManish V Badarkhe const struct dyn_cfg_dtb_info_t *tb_fw_config_info; 237a07c101aSManish V Badarkhe 238b4315306SDan Handley arm_bl2_plat_arch_setup(); 239a07c101aSManish V Badarkhe 240a07c101aSManish V Badarkhe /* Fill the properties struct with the info from the config dtb */ 241d74c6b83SJimmy Brisson fconf_populate("FW_CONFIG", config_base); 242a07c101aSManish V Badarkhe 243a07c101aSManish V Badarkhe /* TB_FW_CONFIG was also loaded by BL1 */ 244a07c101aSManish V Badarkhe tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID); 245a07c101aSManish V Badarkhe assert(tb_fw_config_info != NULL); 246a07c101aSManish V Badarkhe 247a07c101aSManish V Badarkhe fconf_populate("TB_FW", tb_fw_config_info->config_addr); 248b4315306SDan Handley } 249b4315306SDan Handley 25007570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 251a8aa7fecSYatharth Kochar { 252a8aa7fecSYatharth Kochar int err = 0; 253a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 25454661cd2SSummer Qin #ifdef SPD_opteed 25554661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 25654661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 25754661cd2SSummer Qin #endif 258466bb285SZelalem assert(bl_mem_params != NULL); 259a8aa7fecSYatharth Kochar 260a8aa7fecSYatharth Kochar switch (image_id) { 261402b3cf8SJulius Werner #ifdef __aarch64__ 262a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 26354661cd2SSummer Qin #ifdef SPD_opteed 26454661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 26554661cd2SSummer Qin assert(pager_mem_params); 26654661cd2SSummer Qin 26754661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 26854661cd2SSummer Qin assert(paged_mem_params); 26954661cd2SSummer Qin 27054661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 27154661cd2SSummer Qin &pager_mem_params->image_info, 27254661cd2SSummer Qin &paged_mem_params->image_info); 27354661cd2SSummer Qin if (err != 0) { 27454661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 27554661cd2SSummer Qin } 27654661cd2SSummer Qin #endif 277a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 278a8aa7fecSYatharth Kochar break; 2796fe8aa2fSYatharth Kochar #endif 280a8aa7fecSYatharth Kochar 281a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 282a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 283a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 284a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 285a8aa7fecSYatharth Kochar break; 286a8aa7fecSYatharth Kochar 287a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 288a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 289a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 290a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 291a8aa7fecSYatharth Kochar if (err) { 292a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 293a8aa7fecSYatharth Kochar } 294a8aa7fecSYatharth Kochar break; 295a8aa7fecSYatharth Kochar #endif 296649c48f5SJonathan Wright default: 297649c48f5SJonathan Wright /* Do nothing in default case */ 298649c48f5SJonathan Wright break; 299a8aa7fecSYatharth Kochar } 300a8aa7fecSYatharth Kochar 301a8aa7fecSYatharth Kochar return err; 302a8aa7fecSYatharth Kochar } 303a8aa7fecSYatharth Kochar 30407570d59SYatharth Kochar /******************************************************************************* 30507570d59SYatharth Kochar * This function can be used by the platforms to update/use image 30607570d59SYatharth Kochar * information for given `image_id`. 30707570d59SYatharth Kochar ******************************************************************************/ 308490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id) 30907570d59SYatharth Kochar { 31046789a7cSBalint Dobszay #if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD 311cb3b5344SManish Pandey /* For Secure Partitions we don't need post processing */ 312cb3b5344SManish Pandey if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) && 313cb3b5344SManish Pandey (image_id < MAX_NUMBER_IDS)) { 314cb3b5344SManish Pandey return 0; 315cb3b5344SManish Pandey } 316cb3b5344SManish Pandey #endif 31707570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 31807570d59SYatharth Kochar } 31907570d59SYatharth Kochar 320490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id) 321490eeb04SDaniel Boulby { 322490eeb04SDaniel Boulby return arm_bl2_plat_handle_post_image_load(image_id); 323490eeb04SDaniel Boulby } 324