xref: /rk3399_ARM-atf/plat/arm/common/arm_bl2_setup.c (revision 32f0d3c6c3fb1fb9353ec0b82ddb099281b9328c)
1b4315306SDan Handley /*
2*32f0d3c6SDouglas Raillard  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
4b4315306SDan Handley  * Redistribution and use in source and binary forms, with or without
5b4315306SDan Handley  * modification, are permitted provided that the following conditions are met:
6b4315306SDan Handley  *
7b4315306SDan Handley  * Redistributions of source code must retain the above copyright notice, this
8b4315306SDan Handley  * list of conditions and the following disclaimer.
9b4315306SDan Handley  *
10b4315306SDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
11b4315306SDan Handley  * this list of conditions and the following disclaimer in the documentation
12b4315306SDan Handley  * and/or other materials provided with the distribution.
13b4315306SDan Handley  *
14b4315306SDan Handley  * Neither the name of ARM nor the names of its contributors may be used
15b4315306SDan Handley  * to endorse or promote products derived from this software without specific
16b4315306SDan Handley  * prior written permission.
17b4315306SDan Handley  *
18b4315306SDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19b4315306SDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20b4315306SDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21b4315306SDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22b4315306SDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23b4315306SDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b4315306SDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b4315306SDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26b4315306SDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b4315306SDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28b4315306SDan Handley  * POSSIBILITY OF SUCH DAMAGE.
29b4315306SDan Handley  */
30b4315306SDan Handley 
31b4315306SDan Handley #include <arch_helpers.h>
32b4315306SDan Handley #include <arm_def.h>
33a8aa7fecSYatharth Kochar #include <assert.h>
34b4315306SDan Handley #include <bl_common.h>
35b4315306SDan Handley #include <console.h>
36a8aa7fecSYatharth Kochar #include <debug.h>
37a8aa7fecSYatharth Kochar #include <desc_image_load.h>
38b4315306SDan Handley #include <plat_arm.h>
39a8aa7fecSYatharth Kochar #include <platform_def.h>
40b4315306SDan Handley #include <string.h>
41*32f0d3c6SDouglas Raillard #include <utils.h>
42b4315306SDan Handley 
43b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */
44b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
45b4315306SDan Handley 
46a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */
47a8aa7fecSYatharth Kochar #pragma weak bl2_early_platform_setup
48a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup
49a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup
50a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout
51a8aa7fecSYatharth Kochar 
52a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
53a8aa7fecSYatharth Kochar 
54a8aa7fecSYatharth Kochar #pragma weak bl2_plat_handle_post_image_load
55a8aa7fecSYatharth Kochar 
56a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
57b4315306SDan Handley 
58b4315306SDan Handley /*******************************************************************************
59b4315306SDan Handley  * This structure represents the superset of information that is passed to
60d178637dSJuan Castillo  * BL31, e.g. while passing control to it from BL2, bl31_params
61b4315306SDan Handley  * and other platform specific params
62b4315306SDan Handley  ******************************************************************************/
63b4315306SDan Handley typedef struct bl2_to_bl31_params_mem {
64b4315306SDan Handley 	bl31_params_t bl31_params;
65b4315306SDan Handley 	image_info_t bl31_image_info;
66b4315306SDan Handley 	image_info_t bl32_image_info;
67b4315306SDan Handley 	image_info_t bl33_image_info;
68b4315306SDan Handley 	entry_point_info_t bl33_ep_info;
69b4315306SDan Handley 	entry_point_info_t bl32_ep_info;
70b4315306SDan Handley 	entry_point_info_t bl31_ep_info;
71b4315306SDan Handley } bl2_to_bl31_params_mem_t;
72b4315306SDan Handley 
73b4315306SDan Handley 
74b4315306SDan Handley static bl2_to_bl31_params_mem_t bl31_params_mem;
75b4315306SDan Handley 
76b4315306SDan Handley 
77b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
78b4315306SDan Handley #pragma weak bl2_plat_get_bl31_params
79b4315306SDan Handley #pragma weak bl2_plat_get_bl31_ep_info
80b4315306SDan Handley #pragma weak bl2_plat_flush_bl31_params
81b4315306SDan Handley #pragma weak bl2_plat_set_bl31_ep_info
82f59821d5SJuan Castillo #pragma weak bl2_plat_get_scp_bl2_meminfo
83b4315306SDan Handley #pragma weak bl2_plat_get_bl32_meminfo
84b4315306SDan Handley #pragma weak bl2_plat_set_bl32_ep_info
85b4315306SDan Handley #pragma weak bl2_plat_get_bl33_meminfo
86b4315306SDan Handley #pragma weak bl2_plat_set_bl33_ep_info
87b4315306SDan Handley 
884518dd9aSDavid Wang #if ARM_BL31_IN_DRAM
894518dd9aSDavid Wang meminfo_t *bl2_plat_sec_mem_layout(void)
904518dd9aSDavid Wang {
914518dd9aSDavid Wang 	static meminfo_t bl2_dram_layout
924518dd9aSDavid Wang 		__aligned(CACHE_WRITEBACK_GRANULE) = {
934518dd9aSDavid Wang 		.total_base = BL31_BASE,
944518dd9aSDavid Wang 		.total_size = (ARM_AP_TZC_DRAM1_BASE +
954518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
964518dd9aSDavid Wang 		.free_base = BL31_BASE,
974518dd9aSDavid Wang 		.free_size = (ARM_AP_TZC_DRAM1_BASE +
984518dd9aSDavid Wang 				ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
994518dd9aSDavid Wang 	};
100b4315306SDan Handley 
1014518dd9aSDavid Wang 	return &bl2_dram_layout;
1024518dd9aSDavid Wang }
1034518dd9aSDavid Wang #else
104b4315306SDan Handley meminfo_t *bl2_plat_sec_mem_layout(void)
105b4315306SDan Handley {
106b4315306SDan Handley 	return &bl2_tzram_layout;
107b4315306SDan Handley }
108a8aa7fecSYatharth Kochar #endif /* ARM_BL31_IN_DRAM */
109b4315306SDan Handley 
110b4315306SDan Handley /*******************************************************************************
111b4315306SDan Handley  * This function assigns a pointer to the memory that the platform has kept
112b4315306SDan Handley  * aside to pass platform specific and trusted firmware related information
113b4315306SDan Handley  * to BL31. This memory is allocated by allocating memory to
114b4315306SDan Handley  * bl2_to_bl31_params_mem_t structure which is a superset of all the
115b4315306SDan Handley  * structure whose information is passed to BL31
116b4315306SDan Handley  * NOTE: This function should be called only once and should be done
117b4315306SDan Handley  * before generating params to BL31
118b4315306SDan Handley  ******************************************************************************/
119b4315306SDan Handley bl31_params_t *bl2_plat_get_bl31_params(void)
120b4315306SDan Handley {
121b4315306SDan Handley 	bl31_params_t *bl2_to_bl31_params;
122b4315306SDan Handley 
123b4315306SDan Handley 	/*
124b4315306SDan Handley 	 * Initialise the memory for all the arguments that needs to
125d178637dSJuan Castillo 	 * be passed to BL31
126b4315306SDan Handley 	 */
127*32f0d3c6SDouglas Raillard 	zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
128b4315306SDan Handley 
129b4315306SDan Handley 	/* Assign memory for TF related information */
130b4315306SDan Handley 	bl2_to_bl31_params = &bl31_params_mem.bl31_params;
131b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
132b4315306SDan Handley 
133d178637dSJuan Castillo 	/* Fill BL31 related information */
134b4315306SDan Handley 	bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
135b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
136b4315306SDan Handley 		VERSION_1, 0);
137b4315306SDan Handley 
138d178637dSJuan Castillo 	/* Fill BL32 related information if it exists */
13981d139d5SAntonio Nino Diaz #ifdef BL32_BASE
140b4315306SDan Handley 	bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
141b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
142b4315306SDan Handley 		VERSION_1, 0);
143b4315306SDan Handley 	bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
144b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
145b4315306SDan Handley 		VERSION_1, 0);
14681d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
147b4315306SDan Handley 
148d178637dSJuan Castillo 	/* Fill BL33 related information */
149b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
150b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
151b4315306SDan Handley 		PARAM_EP, VERSION_1, 0);
152b4315306SDan Handley 
153d178637dSJuan Castillo 	/* BL33 expects to receive the primary CPU MPID (through x0) */
154b4315306SDan Handley 	bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
155b4315306SDan Handley 
156b4315306SDan Handley 	bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
157b4315306SDan Handley 	SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
158b4315306SDan Handley 		VERSION_1, 0);
159b4315306SDan Handley 
160b4315306SDan Handley 	return bl2_to_bl31_params;
161b4315306SDan Handley }
162b4315306SDan Handley 
163b4315306SDan Handley /* Flush the TF params and the TF plat params */
164b4315306SDan Handley void bl2_plat_flush_bl31_params(void)
165b4315306SDan Handley {
166b4315306SDan Handley 	flush_dcache_range((unsigned long)&bl31_params_mem,
167b4315306SDan Handley 			sizeof(bl2_to_bl31_params_mem_t));
168b4315306SDan Handley }
169b4315306SDan Handley 
170b4315306SDan Handley /*******************************************************************************
171b4315306SDan Handley  * This function returns a pointer to the shared memory that the platform
172b4315306SDan Handley  * has kept to point to entry point information of BL31 to BL2
173b4315306SDan Handley  ******************************************************************************/
174b4315306SDan Handley struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
175b4315306SDan Handley {
176b4315306SDan Handley #if DEBUG
177b4315306SDan Handley 	bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
178b4315306SDan Handley #endif
179b4315306SDan Handley 
180b4315306SDan Handley 	return &bl31_params_mem.bl31_ep_info;
181b4315306SDan Handley }
182a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
183b4315306SDan Handley 
184b4315306SDan Handley /*******************************************************************************
185b4315306SDan Handley  * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
186b4315306SDan Handley  * in x0. This memory layout is sitting at the base of the free trusted SRAM.
187b4315306SDan Handley  * Copy it to a safe location before its reclaimed by later BL2 functionality.
188b4315306SDan Handley  ******************************************************************************/
189b4315306SDan Handley void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
190b4315306SDan Handley {
191b4315306SDan Handley 	/* Initialize the console to provide early debug support */
192b4315306SDan Handley 	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
193b4315306SDan Handley 			ARM_CONSOLE_BAUDRATE);
194b4315306SDan Handley 
195b4315306SDan Handley 	/* Setup the BL2 memory layout */
196b4315306SDan Handley 	bl2_tzram_layout = *mem_layout;
197b4315306SDan Handley 
198b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
199b4315306SDan Handley 	plat_arm_io_setup();
200b4315306SDan Handley }
201b4315306SDan Handley 
202b4315306SDan Handley void bl2_early_platform_setup(meminfo_t *mem_layout)
203b4315306SDan Handley {
204b4315306SDan Handley 	arm_bl2_early_platform_setup(mem_layout);
205b4315306SDan Handley }
206b4315306SDan Handley 
207b4315306SDan Handley /*
208b4315306SDan Handley  * Perform ARM standard platform setup.
209b4315306SDan Handley  */
210b4315306SDan Handley void arm_bl2_platform_setup(void)
211b4315306SDan Handley {
212b4315306SDan Handley 	/* Initialize the secure environment */
213b4315306SDan Handley 	plat_arm_security_setup();
214b4315306SDan Handley }
215b4315306SDan Handley 
216b4315306SDan Handley void bl2_platform_setup(void)
217b4315306SDan Handley {
218b4315306SDan Handley 	arm_bl2_platform_setup();
219b4315306SDan Handley }
220b4315306SDan Handley 
221b4315306SDan Handley /*******************************************************************************
222b4315306SDan Handley  * Perform the very early platform specific architectural setup here. At the
223b4315306SDan Handley  * moment this is only initializes the mmu in a quick and dirty way.
224b4315306SDan Handley  ******************************************************************************/
225b4315306SDan Handley void arm_bl2_plat_arch_setup(void)
226b4315306SDan Handley {
227b5fa6563SSandrine Bailleux 	arm_setup_page_tables(bl2_tzram_layout.total_base,
228b4315306SDan Handley 			      bl2_tzram_layout.total_size,
2290af559a8SSandrine Bailleux 			      BL_CODE_BASE,
230ecdc898dSMasahiro Yamada 			      BL_CODE_END,
2310af559a8SSandrine Bailleux 			      BL_RO_DATA_BASE,
232ecdc898dSMasahiro Yamada 			      BL_RO_DATA_END
233b4315306SDan Handley #if USE_COHERENT_MEM
23447497053SMasahiro Yamada 			      , BL_COHERENT_RAM_BASE,
23547497053SMasahiro Yamada 			      BL_COHERENT_RAM_END
236b4315306SDan Handley #endif
237b4315306SDan Handley 			      );
2386fe8aa2fSYatharth Kochar 
2396fe8aa2fSYatharth Kochar #ifdef AARCH32
2406fe8aa2fSYatharth Kochar 	enable_mmu_secure(0);
2416fe8aa2fSYatharth Kochar #else
242b5fa6563SSandrine Bailleux 	enable_mmu_el1(0);
2436fe8aa2fSYatharth Kochar #endif
244b4315306SDan Handley }
245b4315306SDan Handley 
246b4315306SDan Handley void bl2_plat_arch_setup(void)
247b4315306SDan Handley {
248b4315306SDan Handley 	arm_bl2_plat_arch_setup();
249b4315306SDan Handley }
250b4315306SDan Handley 
251a8aa7fecSYatharth Kochar #if LOAD_IMAGE_V2
252a8aa7fecSYatharth Kochar /*******************************************************************************
253a8aa7fecSYatharth Kochar  * This function can be used by the platforms to update/use image
254a8aa7fecSYatharth Kochar  * information for given `image_id`.
255a8aa7fecSYatharth Kochar  ******************************************************************************/
256a8aa7fecSYatharth Kochar int bl2_plat_handle_post_image_load(unsigned int image_id)
257a8aa7fecSYatharth Kochar {
258a8aa7fecSYatharth Kochar 	int err = 0;
259a8aa7fecSYatharth Kochar 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
260a8aa7fecSYatharth Kochar 	assert(bl_mem_params);
261a8aa7fecSYatharth Kochar 
262a8aa7fecSYatharth Kochar 	switch (image_id) {
2636fe8aa2fSYatharth Kochar #ifdef AARCH64
264a8aa7fecSYatharth Kochar 	case BL32_IMAGE_ID:
265a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
266a8aa7fecSYatharth Kochar 		break;
2676fe8aa2fSYatharth Kochar #endif
268a8aa7fecSYatharth Kochar 
269a8aa7fecSYatharth Kochar 	case BL33_IMAGE_ID:
270a8aa7fecSYatharth Kochar 		/* BL33 expects to receive the primary CPU MPID (through r0) */
271a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
272a8aa7fecSYatharth Kochar 		bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
273a8aa7fecSYatharth Kochar 		break;
274a8aa7fecSYatharth Kochar 
275a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE
276a8aa7fecSYatharth Kochar 	case SCP_BL2_IMAGE_ID:
277a8aa7fecSYatharth Kochar 		/* The subsequent handling of SCP_BL2 is platform specific */
278a8aa7fecSYatharth Kochar 		err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
279a8aa7fecSYatharth Kochar 		if (err) {
280a8aa7fecSYatharth Kochar 			WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
281a8aa7fecSYatharth Kochar 		}
282a8aa7fecSYatharth Kochar 		break;
283a8aa7fecSYatharth Kochar #endif
284a8aa7fecSYatharth Kochar 	}
285a8aa7fecSYatharth Kochar 
286a8aa7fecSYatharth Kochar 	return err;
287a8aa7fecSYatharth Kochar }
288a8aa7fecSYatharth Kochar 
289a8aa7fecSYatharth Kochar #else /* LOAD_IMAGE_V2 */
290a8aa7fecSYatharth Kochar 
291b4315306SDan Handley /*******************************************************************************
292f59821d5SJuan Castillo  * Populate the extents of memory available for loading SCP_BL2 (if used),
293b4315306SDan Handley  * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
294b4315306SDan Handley  ******************************************************************************/
295f59821d5SJuan Castillo void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
296b4315306SDan Handley {
297f59821d5SJuan Castillo 	*scp_bl2_meminfo = bl2_tzram_layout;
298b4315306SDan Handley }
299b4315306SDan Handley 
300b4315306SDan Handley /*******************************************************************************
301d178637dSJuan Castillo  * Before calling this function BL31 is loaded in memory and its entrypoint
302b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
303d178637dSJuan Castillo  * the entrypoint of BL31 and set SPSR and security state.
304b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
305b4315306SDan Handley  ******************************************************************************/
306b4315306SDan Handley void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
307b4315306SDan Handley 					entry_point_info_t *bl31_ep_info)
308b4315306SDan Handley {
309b4315306SDan Handley 	SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
310b4315306SDan Handley 	bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
311b4315306SDan Handley 					DISABLE_ALL_EXCEPTIONS);
312b4315306SDan Handley }
313b4315306SDan Handley 
314b4315306SDan Handley 
315b4315306SDan Handley /*******************************************************************************
316d178637dSJuan Castillo  * Before calling this function BL32 is loaded in memory and its entrypoint
317b4315306SDan Handley  * is set by load_image. This is a placeholder for the platform to change
318d178637dSJuan Castillo  * the entrypoint of BL32 and set SPSR and security state.
319b4315306SDan Handley  * On ARM standard platforms we only set the security state of the entrypoint
320b4315306SDan Handley  ******************************************************************************/
32181d139d5SAntonio Nino Diaz #ifdef BL32_BASE
322b4315306SDan Handley void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
323b4315306SDan Handley 					entry_point_info_t *bl32_ep_info)
324b4315306SDan Handley {
325b4315306SDan Handley 	SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
326b4315306SDan Handley 	bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
327b4315306SDan Handley }
328b4315306SDan Handley 
329b4315306SDan Handley /*******************************************************************************
330b4315306SDan Handley  * Populate the extents of memory available for loading BL32
331b4315306SDan Handley  ******************************************************************************/
332b4315306SDan Handley void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
333b4315306SDan Handley {
334b4315306SDan Handley 	/*
335b4315306SDan Handley 	 * Populate the extents of memory available for loading BL32.
336b4315306SDan Handley 	 */
337b4315306SDan Handley 	bl32_meminfo->total_base = BL32_BASE;
338b4315306SDan Handley 	bl32_meminfo->free_base = BL32_BASE;
339b4315306SDan Handley 	bl32_meminfo->total_size =
340b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
341b4315306SDan Handley 	bl32_meminfo->free_size =
342b4315306SDan Handley 			(TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
343b4315306SDan Handley }
34481d139d5SAntonio Nino Diaz #endif /* BL32_BASE */
345b4315306SDan Handley 
34681d139d5SAntonio Nino Diaz /*******************************************************************************
34781d139d5SAntonio Nino Diaz  * Before calling this function BL33 is loaded in memory and its entrypoint
34881d139d5SAntonio Nino Diaz  * is set by load_image. This is a placeholder for the platform to change
34981d139d5SAntonio Nino Diaz  * the entrypoint of BL33 and set SPSR and security state.
35081d139d5SAntonio Nino Diaz  * On ARM standard platforms we only set the security state of the entrypoint
35181d139d5SAntonio Nino Diaz  ******************************************************************************/
35281d139d5SAntonio Nino Diaz void bl2_plat_set_bl33_ep_info(image_info_t *image,
35381d139d5SAntonio Nino Diaz 					entry_point_info_t *bl33_ep_info)
35481d139d5SAntonio Nino Diaz {
35581d139d5SAntonio Nino Diaz 	SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
35681d139d5SAntonio Nino Diaz 	bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
35781d139d5SAntonio Nino Diaz }
358b4315306SDan Handley 
359b4315306SDan Handley /*******************************************************************************
360b4315306SDan Handley  * Populate the extents of memory available for loading BL33
361b4315306SDan Handley  ******************************************************************************/
362b4315306SDan Handley void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
363b4315306SDan Handley {
364b4315306SDan Handley 	bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
365b4315306SDan Handley 	bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
366b4315306SDan Handley 	bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
367b4315306SDan Handley 	bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
368b4315306SDan Handley }
369a8aa7fecSYatharth Kochar 
370a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */
371