1b4315306SDan Handley /* 2ef1daa42SManish V Badarkhe * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7a8aa7fecSYatharth Kochar #include <assert.h> 8b4315306SDan Handley #include <string.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <common/desc_image_load.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 17ef1daa42SManish V Badarkhe #include <drivers/partition/partition.h> 189814bfc1SLouis Mayencourt #include <lib/fconf/fconf.h> 1982869675SManish V Badarkhe #include <lib/fconf/fconf_dyn_cfg_getter.h> 2009d40e0eSAntonio Nino Diaz #ifdef SPD_opteed 2109d40e0eSAntonio Nino Diaz #include <lib/optee_utils.h> 2209d40e0eSAntonio Nino Diaz #endif 2309d40e0eSAntonio Nino Diaz #include <lib/utils.h> 24bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 2509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2609d40e0eSAntonio Nino Diaz 27b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 28b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 29b4315306SDan Handley 30a07c101aSManish V Badarkhe /* Base address of fw_config received from BL1 */ 31d74c6b83SJimmy Brisson static uintptr_t config_base; 32a07c101aSManish V Badarkhe 33caf4eca1SSoby Mathew /* 3404e06973SManish V Badarkhe * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is 35c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 36caf4eca1SSoby Mathew */ 3704e06973SManish V Badarkhe CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 38caf4eca1SSoby Mathew 39a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 400c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 41a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 42a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 43a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 447b4e1fbbSAlexei Fedorov #if MEASURED_BOOT 457b4e1fbbSAlexei Fedorov #pragma weak bl2_plat_get_hash 467b4e1fbbSAlexei Fedorov #endif 47a8aa7fecSYatharth Kochar 48d323af9eSDaniel Boulby #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 49d323af9eSDaniel Boulby bl2_tzram_layout.total_base, \ 50d323af9eSDaniel Boulby bl2_tzram_layout.total_size, \ 51d323af9eSDaniel Boulby MT_MEMORY | MT_RW | MT_SECURE) 52d323af9eSDaniel Boulby 534a581b06SDimitris Papastamos 54490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load 554a581b06SDimitris Papastamos 56b4315306SDan Handley /******************************************************************************* 57b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 58b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 59b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 60b4315306SDan Handley ******************************************************************************/ 6104e06973SManish V Badarkhe void arm_bl2_early_platform_setup(uintptr_t fw_config, 626c77e749SSandrine Bailleux struct meminfo *mem_layout) 63b4315306SDan Handley { 64b4315306SDan Handley /* Initialize the console to provide early debug support */ 6588a0523eSAntonio Nino Diaz arm_console_boot_init(); 66b4315306SDan Handley 67b4315306SDan Handley /* Setup the BL2 memory layout */ 68b4315306SDan Handley bl2_tzram_layout = *mem_layout; 69b4315306SDan Handley 70d74c6b83SJimmy Brisson config_base = fw_config; 719814bfc1SLouis Mayencourt 72b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 73b4315306SDan Handley plat_arm_io_setup(); 74ef1daa42SManish V Badarkhe 75ef1daa42SManish V Badarkhe /* Load partition table */ 76ef1daa42SManish V Badarkhe #if ARM_GPT_SUPPORT 77ef1daa42SManish V Badarkhe partition_init(GPT_IMAGE_ID); 78ef1daa42SManish V Badarkhe #endif /* ARM_GPT_SUPPORT */ 79ef1daa42SManish V Badarkhe 80b4315306SDan Handley } 81b4315306SDan Handley 820c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 83b4315306SDan Handley { 84cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 85cab0b5b0SSoby Mathew 8618e279ebSSoby Mathew generic_delay_timer_init(); 87b4315306SDan Handley } 88b4315306SDan Handley 89b4315306SDan Handley /* 906e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 916e79f9fdSSoby Mathew * configuration here. 92b4315306SDan Handley */ 936e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 94b4315306SDan Handley { 95cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 96ef1daa42SManish V Badarkhe 97*2f1177b2SManish V Badarkhe #if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT 98*2f1177b2SManish V Badarkhe /* Always use the FIP from bank 0 */ 99*2f1177b2SManish V Badarkhe arm_set_fip_addr(0U); 100*2f1177b2SManish V Badarkhe #endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */ 1016e79f9fdSSoby Mathew } 102cab0b5b0SSoby Mathew 1036e79f9fdSSoby Mathew /* 1046e79f9fdSSoby Mathew * Perform ARM standard platform setup. 1056e79f9fdSSoby Mathew */ 1066e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 1076e79f9fdSSoby Mathew { 108b4315306SDan Handley /* Initialize the secure environment */ 109b4315306SDan Handley plat_arm_security_setup(); 110f145403cSRoberto Vargas 111f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 112638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 113f145403cSRoberto Vargas #endif 114b4315306SDan Handley } 115b4315306SDan Handley 116b4315306SDan Handley void bl2_platform_setup(void) 117b4315306SDan Handley { 118b4315306SDan Handley arm_bl2_platform_setup(); 119b4315306SDan Handley } 120b4315306SDan Handley 121b4315306SDan Handley /******************************************************************************* 122b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 123b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 124b4315306SDan Handley ******************************************************************************/ 125b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 126b4315306SDan Handley { 127943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG 128943bb7f8SSoby Mathew /* 129943bb7f8SSoby Mathew * Ensure ARM platforms don't use coherent memory in BL2 unless 130943bb7f8SSoby Mathew * cryptocell integration is enabled. 131943bb7f8SSoby Mathew */ 132d323af9eSDaniel Boulby assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); 133b4315306SDan Handley #endif 134d323af9eSDaniel Boulby 135d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 136d323af9eSDaniel Boulby MAP_BL2_TOTAL, 1372ecaafd2SDaniel Boulby ARM_MAP_BL_RO, 1381eb735d7SRoberto Vargas #if USE_ROMLIB 1391eb735d7SRoberto Vargas ARM_MAP_ROMLIB_CODE, 1401eb735d7SRoberto Vargas ARM_MAP_ROMLIB_DATA, 1411eb735d7SRoberto Vargas #endif 142943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG 143943bb7f8SSoby Mathew ARM_MAP_BL_COHERENT_RAM, 144943bb7f8SSoby Mathew #endif 145a07c101aSManish V Badarkhe ARM_MAP_BL_CONFIG_REGION, 146d323af9eSDaniel Boulby {0} 147d323af9eSDaniel Boulby }; 148d323af9eSDaniel Boulby 1490916c38dSRoberto Vargas setup_page_tables(bl_regions, plat_arm_get_mmap()); 1506fe8aa2fSYatharth Kochar 151402b3cf8SJulius Werner #ifdef __aarch64__ 152b5fa6563SSandrine Bailleux enable_mmu_el1(0); 153402b3cf8SJulius Werner #else 154402b3cf8SJulius Werner enable_mmu_svc_mon(0); 1556fe8aa2fSYatharth Kochar #endif 1561eb735d7SRoberto Vargas 1571eb735d7SRoberto Vargas arm_setup_romlib(); 158b4315306SDan Handley } 159b4315306SDan Handley 160b4315306SDan Handley void bl2_plat_arch_setup(void) 161b4315306SDan Handley { 162a07c101aSManish V Badarkhe const struct dyn_cfg_dtb_info_t *tb_fw_config_info; 163a07c101aSManish V Badarkhe 164b4315306SDan Handley arm_bl2_plat_arch_setup(); 165a07c101aSManish V Badarkhe 166a07c101aSManish V Badarkhe /* Fill the properties struct with the info from the config dtb */ 167d74c6b83SJimmy Brisson fconf_populate("FW_CONFIG", config_base); 168a07c101aSManish V Badarkhe 169a07c101aSManish V Badarkhe /* TB_FW_CONFIG was also loaded by BL1 */ 170a07c101aSManish V Badarkhe tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID); 171a07c101aSManish V Badarkhe assert(tb_fw_config_info != NULL); 172a07c101aSManish V Badarkhe 173a07c101aSManish V Badarkhe fconf_populate("TB_FW", tb_fw_config_info->config_addr); 174b4315306SDan Handley } 175b4315306SDan Handley 17607570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 177a8aa7fecSYatharth Kochar { 178a8aa7fecSYatharth Kochar int err = 0; 179a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 18054661cd2SSummer Qin #ifdef SPD_opteed 18154661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 18254661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 18354661cd2SSummer Qin #endif 184466bb285SZelalem assert(bl_mem_params != NULL); 185a8aa7fecSYatharth Kochar 186a8aa7fecSYatharth Kochar switch (image_id) { 187402b3cf8SJulius Werner #ifdef __aarch64__ 188a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 18954661cd2SSummer Qin #ifdef SPD_opteed 19054661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 19154661cd2SSummer Qin assert(pager_mem_params); 19254661cd2SSummer Qin 19354661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 19454661cd2SSummer Qin assert(paged_mem_params); 19554661cd2SSummer Qin 19654661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 19754661cd2SSummer Qin &pager_mem_params->image_info, 19854661cd2SSummer Qin &paged_mem_params->image_info); 19954661cd2SSummer Qin if (err != 0) { 20054661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 20154661cd2SSummer Qin } 20254661cd2SSummer Qin #endif 203a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 204a8aa7fecSYatharth Kochar break; 2056fe8aa2fSYatharth Kochar #endif 206a8aa7fecSYatharth Kochar 207a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 208a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 209a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 210a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 211a8aa7fecSYatharth Kochar break; 212a8aa7fecSYatharth Kochar 213a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 214a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 215a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 216a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 217a8aa7fecSYatharth Kochar if (err) { 218a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 219a8aa7fecSYatharth Kochar } 220a8aa7fecSYatharth Kochar break; 221a8aa7fecSYatharth Kochar #endif 222649c48f5SJonathan Wright default: 223649c48f5SJonathan Wright /* Do nothing in default case */ 224649c48f5SJonathan Wright break; 225a8aa7fecSYatharth Kochar } 226a8aa7fecSYatharth Kochar 227a8aa7fecSYatharth Kochar return err; 228a8aa7fecSYatharth Kochar } 229a8aa7fecSYatharth Kochar 23007570d59SYatharth Kochar /******************************************************************************* 23107570d59SYatharth Kochar * This function can be used by the platforms to update/use image 23207570d59SYatharth Kochar * information for given `image_id`. 23307570d59SYatharth Kochar ******************************************************************************/ 234490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id) 23507570d59SYatharth Kochar { 236c33ff198SOlivier Deprez #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 237cb3b5344SManish Pandey /* For Secure Partitions we don't need post processing */ 238cb3b5344SManish Pandey if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) && 239cb3b5344SManish Pandey (image_id < MAX_NUMBER_IDS)) { 240cb3b5344SManish Pandey return 0; 241cb3b5344SManish Pandey } 242cb3b5344SManish Pandey #endif 24307570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 24407570d59SYatharth Kochar } 24507570d59SYatharth Kochar 246490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id) 247490eeb04SDaniel Boulby { 248490eeb04SDaniel Boulby return arm_bl2_plat_handle_post_image_load(image_id); 249490eeb04SDaniel Boulby } 2507b4e1fbbSAlexei Fedorov 2517b4e1fbbSAlexei Fedorov #if MEASURED_BOOT 2527b4e1fbbSAlexei Fedorov /* Read TCG_DIGEST_SIZE bytes of BL2 hash data */ 2537b4e1fbbSAlexei Fedorov void bl2_plat_get_hash(void *data) 2547b4e1fbbSAlexei Fedorov { 2557b4e1fbbSAlexei Fedorov arm_bl2_get_hash(data); 2567b4e1fbbSAlexei Fedorov } 2577b4e1fbbSAlexei Fedorov #endif 258