1b4315306SDan Handley /* 20c306cc0SSoby Mathew * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <arch_helpers.h> 8b4315306SDan Handley #include <arm_def.h> 9a8aa7fecSYatharth Kochar #include <assert.h> 10b4315306SDan Handley #include <bl_common.h> 11a8aa7fecSYatharth Kochar #include <debug.h> 12a8aa7fecSYatharth Kochar #include <desc_image_load.h> 1318e279ebSSoby Mathew #include <generic_delay_timer.h> 1454661cd2SSummer Qin #ifdef SPD_opteed 1554661cd2SSummer Qin #include <optee_utils.h> 1654661cd2SSummer Qin #endif 17b4315306SDan Handley #include <plat_arm.h> 18c243e30bSdp-arm #include <platform.h> 194adb10c1SIsla Mitchell #include <platform_def.h> 20b4315306SDan Handley #include <string.h> 2132f0d3c6SDouglas Raillard #include <utils.h> 22b4315306SDan Handley 23b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL2 */ 24b4315306SDan Handley static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 25b4315306SDan Handley 26caf4eca1SSoby Mathew /* 27c099cd39SSoby Mathew * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is 28c099cd39SSoby Mathew * for `meminfo_t` data structure and fw_configs passed from BL1. 29caf4eca1SSoby Mathew */ 30c099cd39SSoby Mathew CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); 31caf4eca1SSoby Mathew 32a8aa7fecSYatharth Kochar /* Weak definitions may be overridden in specific ARM standard platform */ 330c306cc0SSoby Mathew #pragma weak bl2_early_platform_setup2 34a8aa7fecSYatharth Kochar #pragma weak bl2_platform_setup 35a8aa7fecSYatharth Kochar #pragma weak bl2_plat_arch_setup 36a8aa7fecSYatharth Kochar #pragma weak bl2_plat_sec_mem_layout 37a8aa7fecSYatharth Kochar 38d323af9eSDaniel Boulby #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ 39d323af9eSDaniel Boulby bl2_tzram_layout.total_base, \ 40d323af9eSDaniel Boulby bl2_tzram_layout.total_size, \ 41d323af9eSDaniel Boulby MT_MEMORY | MT_RW | MT_SECURE) 42d323af9eSDaniel Boulby 434a581b06SDimitris Papastamos 44490eeb04SDaniel Boulby #pragma weak arm_bl2_plat_handle_post_image_load 454a581b06SDimitris Papastamos 46b4315306SDan Handley /******************************************************************************* 47b4315306SDan Handley * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 48b4315306SDan Handley * in x0. This memory layout is sitting at the base of the free trusted SRAM. 49b4315306SDan Handley * Copy it to a safe location before its reclaimed by later BL2 functionality. 50b4315306SDan Handley ******************************************************************************/ 516c77e749SSandrine Bailleux void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, 526c77e749SSandrine Bailleux struct meminfo *mem_layout) 53b4315306SDan Handley { 54b4315306SDan Handley /* Initialize the console to provide early debug support */ 5588a0523eSAntonio Nino Diaz arm_console_boot_init(); 56b4315306SDan Handley 57b4315306SDan Handley /* Setup the BL2 memory layout */ 58b4315306SDan Handley bl2_tzram_layout = *mem_layout; 59b4315306SDan Handley 60b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 61b4315306SDan Handley plat_arm_io_setup(); 62cab0b5b0SSoby Mathew 63da5f2745SSoby Mathew if (tb_fw_config != 0U) 64cab0b5b0SSoby Mathew arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); 65b4315306SDan Handley } 66b4315306SDan Handley 670c306cc0SSoby Mathew void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 68b4315306SDan Handley { 69cab0b5b0SSoby Mathew arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 70cab0b5b0SSoby Mathew 7118e279ebSSoby Mathew generic_delay_timer_init(); 72b4315306SDan Handley } 73b4315306SDan Handley 74b4315306SDan Handley /* 756e79f9fdSSoby Mathew * Perform BL2 preload setup. Currently we initialise the dynamic 766e79f9fdSSoby Mathew * configuration here. 77b4315306SDan Handley */ 786e79f9fdSSoby Mathew void bl2_plat_preload_setup(void) 79b4315306SDan Handley { 80cab0b5b0SSoby Mathew arm_bl2_dyn_cfg_init(); 816e79f9fdSSoby Mathew } 82cab0b5b0SSoby Mathew 836e79f9fdSSoby Mathew /* 846e79f9fdSSoby Mathew * Perform ARM standard platform setup. 856e79f9fdSSoby Mathew */ 866e79f9fdSSoby Mathew void arm_bl2_platform_setup(void) 876e79f9fdSSoby Mathew { 88b4315306SDan Handley /* Initialize the secure environment */ 89b4315306SDan Handley plat_arm_security_setup(); 90f145403cSRoberto Vargas 91f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 92638b034cSRoberto Vargas arm_nor_psci_do_static_mem_protect(); 93f145403cSRoberto Vargas #endif 94b4315306SDan Handley } 95b4315306SDan Handley 96b4315306SDan Handley void bl2_platform_setup(void) 97b4315306SDan Handley { 98b4315306SDan Handley arm_bl2_platform_setup(); 99b4315306SDan Handley } 100b4315306SDan Handley 101b4315306SDan Handley /******************************************************************************* 102b4315306SDan Handley * Perform the very early platform specific architectural setup here. At the 103b4315306SDan Handley * moment this is only initializes the mmu in a quick and dirty way. 104b4315306SDan Handley ******************************************************************************/ 105b4315306SDan Handley void arm_bl2_plat_arch_setup(void) 106b4315306SDan Handley { 107943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG 108943bb7f8SSoby Mathew /* 109943bb7f8SSoby Mathew * Ensure ARM platforms don't use coherent memory in BL2 unless 110943bb7f8SSoby Mathew * cryptocell integration is enabled. 111943bb7f8SSoby Mathew */ 112d323af9eSDaniel Boulby assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); 113b4315306SDan Handley #endif 114d323af9eSDaniel Boulby 115d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 116d323af9eSDaniel Boulby MAP_BL2_TOTAL, 1172ecaafd2SDaniel Boulby ARM_MAP_BL_RO, 1181eb735d7SRoberto Vargas #if USE_ROMLIB 1191eb735d7SRoberto Vargas ARM_MAP_ROMLIB_CODE, 1201eb735d7SRoberto Vargas ARM_MAP_ROMLIB_DATA, 1211eb735d7SRoberto Vargas #endif 122943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG 123943bb7f8SSoby Mathew ARM_MAP_BL_COHERENT_RAM, 124943bb7f8SSoby Mathew #endif 125d323af9eSDaniel Boulby {0} 126d323af9eSDaniel Boulby }; 127d323af9eSDaniel Boulby 128*0916c38dSRoberto Vargas setup_page_tables(bl_regions, plat_arm_get_mmap()); 1296fe8aa2fSYatharth Kochar 1306fe8aa2fSYatharth Kochar #ifdef AARCH32 1311e54cbb8SAntonio Nino Diaz enable_mmu_svc_mon(0); 1326fe8aa2fSYatharth Kochar #else 133b5fa6563SSandrine Bailleux enable_mmu_el1(0); 1346fe8aa2fSYatharth Kochar #endif 1351eb735d7SRoberto Vargas 1361eb735d7SRoberto Vargas arm_setup_romlib(); 137b4315306SDan Handley } 138b4315306SDan Handley 139b4315306SDan Handley void bl2_plat_arch_setup(void) 140b4315306SDan Handley { 141b4315306SDan Handley arm_bl2_plat_arch_setup(); 142b4315306SDan Handley } 143b4315306SDan Handley 14407570d59SYatharth Kochar int arm_bl2_handle_post_image_load(unsigned int image_id) 145a8aa7fecSYatharth Kochar { 146a8aa7fecSYatharth Kochar int err = 0; 147a8aa7fecSYatharth Kochar bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 14854661cd2SSummer Qin #ifdef SPD_opteed 14954661cd2SSummer Qin bl_mem_params_node_t *pager_mem_params = NULL; 15054661cd2SSummer Qin bl_mem_params_node_t *paged_mem_params = NULL; 15154661cd2SSummer Qin #endif 152a8aa7fecSYatharth Kochar assert(bl_mem_params); 153a8aa7fecSYatharth Kochar 154a8aa7fecSYatharth Kochar switch (image_id) { 1556fe8aa2fSYatharth Kochar #ifdef AARCH64 156a8aa7fecSYatharth Kochar case BL32_IMAGE_ID: 15754661cd2SSummer Qin #ifdef SPD_opteed 15854661cd2SSummer Qin pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 15954661cd2SSummer Qin assert(pager_mem_params); 16054661cd2SSummer Qin 16154661cd2SSummer Qin paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 16254661cd2SSummer Qin assert(paged_mem_params); 16354661cd2SSummer Qin 16454661cd2SSummer Qin err = parse_optee_header(&bl_mem_params->ep_info, 16554661cd2SSummer Qin &pager_mem_params->image_info, 16654661cd2SSummer Qin &paged_mem_params->image_info); 16754661cd2SSummer Qin if (err != 0) { 16854661cd2SSummer Qin WARN("OPTEE header parse error.\n"); 16954661cd2SSummer Qin } 17054661cd2SSummer Qin #endif 171a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); 172a8aa7fecSYatharth Kochar break; 1736fe8aa2fSYatharth Kochar #endif 174a8aa7fecSYatharth Kochar 175a8aa7fecSYatharth Kochar case BL33_IMAGE_ID: 176a8aa7fecSYatharth Kochar /* BL33 expects to receive the primary CPU MPID (through r0) */ 177a8aa7fecSYatharth Kochar bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 178a8aa7fecSYatharth Kochar bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); 179a8aa7fecSYatharth Kochar break; 180a8aa7fecSYatharth Kochar 181a8aa7fecSYatharth Kochar #ifdef SCP_BL2_BASE 182a8aa7fecSYatharth Kochar case SCP_BL2_IMAGE_ID: 183a8aa7fecSYatharth Kochar /* The subsequent handling of SCP_BL2 is platform specific */ 184a8aa7fecSYatharth Kochar err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); 185a8aa7fecSYatharth Kochar if (err) { 186a8aa7fecSYatharth Kochar WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 187a8aa7fecSYatharth Kochar } 188a8aa7fecSYatharth Kochar break; 189a8aa7fecSYatharth Kochar #endif 190649c48f5SJonathan Wright default: 191649c48f5SJonathan Wright /* Do nothing in default case */ 192649c48f5SJonathan Wright break; 193a8aa7fecSYatharth Kochar } 194a8aa7fecSYatharth Kochar 195a8aa7fecSYatharth Kochar return err; 196a8aa7fecSYatharth Kochar } 197a8aa7fecSYatharth Kochar 19807570d59SYatharth Kochar /******************************************************************************* 19907570d59SYatharth Kochar * This function can be used by the platforms to update/use image 20007570d59SYatharth Kochar * information for given `image_id`. 20107570d59SYatharth Kochar ******************************************************************************/ 202490eeb04SDaniel Boulby int arm_bl2_plat_handle_post_image_load(unsigned int image_id) 20307570d59SYatharth Kochar { 20407570d59SYatharth Kochar return arm_bl2_handle_post_image_load(image_id); 20507570d59SYatharth Kochar } 20607570d59SYatharth Kochar 207490eeb04SDaniel Boulby int bl2_plat_handle_post_image_load(unsigned int image_id) 208490eeb04SDaniel Boulby { 209490eeb04SDaniel Boulby return arm_bl2_plat_handle_post_image_load(image_id); 210490eeb04SDaniel Boulby } 211