xref: /rk3399_ARM-atf/plat/arm/common/arm_bl1_setup.c (revision 0916c38deca4a2e26720da6b1aa1e15de87f9a34)
1b4315306SDan Handley /*
2c228956aSSoby Mathew  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #include <arch.h>
8b4315306SDan Handley #include <arm_def.h>
9d323af9eSDaniel Boulby #include <assert.h>
101af540efSRoberto Vargas #include <bl1.h>
11b4315306SDan Handley #include <bl_common.h>
12b4315306SDan Handley #include <plat_arm.h>
131af540efSRoberto Vargas #include <platform.h>
144adb10c1SIsla Mitchell #include <platform_def.h>
157b4c1405SJuan Castillo #include <sp805.h>
16af419dd6SSandrine Bailleux #include <utils.h>
1703987d01SAntonio Nino Diaz #include <xlat_tables_compat.h>
1803987d01SAntonio Nino Diaz 
193ae8a360SSandrine Bailleux #include "../../../bl1/bl1_private.h"
20b4315306SDan Handley 
21b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */
22b4315306SDan Handley #pragma weak bl1_early_platform_setup
23b4315306SDan Handley #pragma weak bl1_plat_arch_setup
24b4315306SDan Handley #pragma weak bl1_platform_setup
25b4315306SDan Handley #pragma weak bl1_plat_sec_mem_layout
2607570d59SYatharth Kochar #pragma weak bl1_plat_prepare_exit
274da6f6cdSSathees Balya #pragma weak bl1_plat_get_next_image_id
284da6f6cdSSathees Balya #pragma weak plat_arm_bl1_fwu_needed
29b4315306SDan Handley 
30d323af9eSDaniel Boulby #define MAP_BL1_TOTAL		MAP_REGION_FLAT(			\
31d323af9eSDaniel Boulby 					bl1_tzram_layout.total_base,	\
32d323af9eSDaniel Boulby 					bl1_tzram_layout.total_size,	\
33d323af9eSDaniel Boulby 					MT_MEMORY | MT_RW | MT_SECURE)
342ecaafd2SDaniel Boulby /*
352ecaafd2SDaniel Boulby  * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
362ecaafd2SDaniel Boulby  * otherwise one region is defined containing both
372ecaafd2SDaniel Boulby  */
382ecaafd2SDaniel Boulby #if SEPARATE_CODE_AND_RODATA
392ecaafd2SDaniel Boulby #define MAP_BL1_RO		MAP_REGION_FLAT(			\
40d323af9eSDaniel Boulby 					BL_CODE_BASE,			\
41d323af9eSDaniel Boulby 					BL1_CODE_END - BL_CODE_BASE,	\
422ecaafd2SDaniel Boulby 					MT_CODE | MT_SECURE),		\
432ecaafd2SDaniel Boulby 				MAP_REGION_FLAT(			\
44d323af9eSDaniel Boulby 					BL1_RO_DATA_BASE,		\
45d323af9eSDaniel Boulby 					BL1_RO_DATA_END			\
46d323af9eSDaniel Boulby 						- BL_RO_DATA_BASE,	\
47d323af9eSDaniel Boulby 					MT_RO_DATA | MT_SECURE)
482ecaafd2SDaniel Boulby #else
492ecaafd2SDaniel Boulby #define MAP_BL1_RO		MAP_REGION_FLAT(			\
502ecaafd2SDaniel Boulby 					BL_CODE_BASE,			\
512ecaafd2SDaniel Boulby 					BL1_CODE_END - BL_CODE_BASE,	\
522ecaafd2SDaniel Boulby 					MT_CODE | MT_SECURE)
532ecaafd2SDaniel Boulby #endif
54b4315306SDan Handley 
55b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL1*/
56b4315306SDan Handley static meminfo_t bl1_tzram_layout;
57b4315306SDan Handley 
586c77e749SSandrine Bailleux struct meminfo *bl1_plat_sec_mem_layout(void)
59b4315306SDan Handley {
60b4315306SDan Handley 	return &bl1_tzram_layout;
61b4315306SDan Handley }
62b4315306SDan Handley 
63b4315306SDan Handley /*******************************************************************************
64b4315306SDan Handley  * BL1 specific platform actions shared between ARM standard platforms.
65b4315306SDan Handley  ******************************************************************************/
66b4315306SDan Handley void arm_bl1_early_platform_setup(void)
67b4315306SDan Handley {
68b4315306SDan Handley 
697b4c1405SJuan Castillo #if !ARM_DISABLE_TRUSTED_WDOG
707b4c1405SJuan Castillo 	/* Enable watchdog */
717b4c1405SJuan Castillo 	sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
727b4c1405SJuan Castillo #endif
737b4c1405SJuan Castillo 
74b4315306SDan Handley 	/* Initialize the console to provide early debug support */
7588a0523eSAntonio Nino Diaz 	arm_console_boot_init();
76b4315306SDan Handley 
77b4315306SDan Handley 	/* Allow BL1 to see the whole Trusted RAM */
78b4315306SDan Handley 	bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
79b4315306SDan Handley 	bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
80b4315306SDan Handley }
81b4315306SDan Handley 
82b4315306SDan Handley void bl1_early_platform_setup(void)
83b4315306SDan Handley {
84b4315306SDan Handley 	arm_bl1_early_platform_setup();
85b4315306SDan Handley 
86b4315306SDan Handley 	/*
876355f234SVikram Kanigiri 	 * Initialize Interconnect for this cluster during cold boot.
88b4315306SDan Handley 	 * No need for locks as no other CPU is active.
89b4315306SDan Handley 	 */
906355f234SVikram Kanigiri 	plat_arm_interconnect_init();
91b4315306SDan Handley 	/*
926355f234SVikram Kanigiri 	 * Enable Interconnect coherency for the primary CPU's cluster.
93b4315306SDan Handley 	 */
946355f234SVikram Kanigiri 	plat_arm_interconnect_enter_coherency();
95b4315306SDan Handley }
96b4315306SDan Handley 
97b4315306SDan Handley /******************************************************************************
98b4315306SDan Handley  * Perform the very early platform specific architecture setup shared between
99b4315306SDan Handley  * ARM standard platforms. This only does basic initialization. Later
100b4315306SDan Handley  * architectural setup (bl1_arch_setup()) does not do anything platform
101b4315306SDan Handley  * specific.
102b4315306SDan Handley  *****************************************************************************/
103b4315306SDan Handley void arm_bl1_plat_arch_setup(void)
104b4315306SDan Handley {
105943bb7f8SSoby Mathew #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
106943bb7f8SSoby Mathew 	/*
107943bb7f8SSoby Mathew 	 * Ensure ARM platforms don't use coherent memory in BL1 unless
108943bb7f8SSoby Mathew 	 * cryptocell integration is enabled.
109943bb7f8SSoby Mathew 	 */
110d323af9eSDaniel Boulby 	assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
111b4315306SDan Handley #endif
112d323af9eSDaniel Boulby 
113d323af9eSDaniel Boulby 	const mmap_region_t bl_regions[] = {
114d323af9eSDaniel Boulby 		MAP_BL1_TOTAL,
1152ecaafd2SDaniel Boulby 		MAP_BL1_RO,
1161eb735d7SRoberto Vargas #if USE_ROMLIB
1171eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_CODE,
1181eb735d7SRoberto Vargas 		ARM_MAP_ROMLIB_DATA,
1191eb735d7SRoberto Vargas #endif
120943bb7f8SSoby Mathew #if ARM_CRYPTOCELL_INTEG
121943bb7f8SSoby Mathew 		ARM_MAP_BL_COHERENT_RAM,
122943bb7f8SSoby Mathew #endif
123d323af9eSDaniel Boulby 		{0}
124d323af9eSDaniel Boulby 	};
125d323af9eSDaniel Boulby 
126*0916c38dSRoberto Vargas 	setup_page_tables(bl_regions, plat_arm_get_mmap());
12783fc4a93SYatharth Kochar #ifdef AARCH32
1281e54cbb8SAntonio Nino Diaz 	enable_mmu_svc_mon(0);
12983fc4a93SYatharth Kochar #else
130b5fa6563SSandrine Bailleux 	enable_mmu_el3(0);
13183fc4a93SYatharth Kochar #endif /* AARCH32 */
1321eb735d7SRoberto Vargas 
1331eb735d7SRoberto Vargas 	arm_setup_romlib();
134b4315306SDan Handley }
135b4315306SDan Handley 
136b4315306SDan Handley void bl1_plat_arch_setup(void)
137b4315306SDan Handley {
138b4315306SDan Handley 	arm_bl1_plat_arch_setup();
139b4315306SDan Handley }
140b4315306SDan Handley 
141b4315306SDan Handley /*
142b4315306SDan Handley  * Perform the platform specific architecture setup shared between
143b4315306SDan Handley  * ARM standard platforms.
144b4315306SDan Handley  */
145b4315306SDan Handley void arm_bl1_platform_setup(void)
146b4315306SDan Handley {
147b4315306SDan Handley 	/* Initialise the IO layer and register platform IO devices */
148b4315306SDan Handley 	plat_arm_io_setup();
149c228956aSSoby Mathew 	arm_load_tb_fw_config();
150ba597da7SJohn Tsichritzis #if TRUSTED_BOARD_BOOT
151ba597da7SJohn Tsichritzis 	/* Share the Mbed TLS heap info with other images */
152ba597da7SJohn Tsichritzis 	arm_bl1_set_mbedtls_heap();
153ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */
15460e19f57SAntonio Nino Diaz 
1553208edcdSSoby Mathew 	/*
1563208edcdSSoby Mathew 	 * Allow access to the System counter timer module and program
1573208edcdSSoby Mathew 	 * counter frequency for non secure images during FWU
1583208edcdSSoby Mathew 	 */
1593208edcdSSoby Mathew 	arm_configure_sys_timer();
1603208edcdSSoby Mathew 	write_cntfrq_el0(plat_get_syscnt_freq2());
161b4315306SDan Handley }
162b4315306SDan Handley 
163b4315306SDan Handley void bl1_platform_setup(void)
164b4315306SDan Handley {
165b4315306SDan Handley 	arm_bl1_platform_setup();
166b4315306SDan Handley }
167b4315306SDan Handley 
1684c117f6cSSandrine Bailleux void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
1694c117f6cSSandrine Bailleux {
1707b4c1405SJuan Castillo #if !ARM_DISABLE_TRUSTED_WDOG
1717b4c1405SJuan Castillo 	/* Disable watchdog before leaving BL1 */
1727b4c1405SJuan Castillo 	sp805_stop(ARM_SP805_TWDG_BASE);
1737b4c1405SJuan Castillo #endif
1747b4c1405SJuan Castillo 
1754c117f6cSSandrine Bailleux #ifdef EL3_PAYLOAD_BASE
1764c117f6cSSandrine Bailleux 	/*
1774c117f6cSSandrine Bailleux 	 * Program the EL3 payload's entry point address into the CPUs mailbox
1784c117f6cSSandrine Bailleux 	 * in order to release secondary CPUs from their holding pen and make
1794c117f6cSSandrine Bailleux 	 * them jump there.
1804c117f6cSSandrine Bailleux 	 */
1812a246d2eSDimitris Papastamos 	plat_arm_program_trusted_mailbox(ep_info->pc);
1824c117f6cSSandrine Bailleux 	dsbsy();
1834c117f6cSSandrine Bailleux 	sev();
1844c117f6cSSandrine Bailleux #endif
1854c117f6cSSandrine Bailleux }
1867b56928aSSoby Mathew 
1874da6f6cdSSathees Balya /*
1884da6f6cdSSathees Balya  * On Arm platforms, the FWU process is triggered when the FIP image has
1894da6f6cdSSathees Balya  * been tampered with.
1904da6f6cdSSathees Balya  */
1914da6f6cdSSathees Balya int plat_arm_bl1_fwu_needed(void)
1924da6f6cdSSathees Balya {
1934da6f6cdSSathees Balya 	return (arm_io_is_toc_valid() != 1);
1944da6f6cdSSathees Balya }
1954da6f6cdSSathees Balya 
1967b56928aSSoby Mathew /*******************************************************************************
1977b56928aSSoby Mathew  * The following function checks if Firmware update is needed,
1987b56928aSSoby Mathew  * by checking if TOC in FIP image is valid or not.
1997b56928aSSoby Mathew  ******************************************************************************/
2007b56928aSSoby Mathew unsigned int bl1_plat_get_next_image_id(void)
2017b56928aSSoby Mathew {
2024da6f6cdSSathees Balya 	if (plat_arm_bl1_fwu_needed() != 0)
2037b56928aSSoby Mathew 		return NS_BL1U_IMAGE_ID;
2047b56928aSSoby Mathew 
2057b56928aSSoby Mathew 	return BL2_IMAGE_ID;
2067b56928aSSoby Mathew }
207