1b4315306SDan Handley /* 2bf75a371SAntonio Nino Diaz * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 4b4315306SDan Handley * Redistribution and use in source and binary forms, with or without 5b4315306SDan Handley * modification, are permitted provided that the following conditions are met: 6b4315306SDan Handley * 7b4315306SDan Handley * Redistributions of source code must retain the above copyright notice, this 8b4315306SDan Handley * list of conditions and the following disclaimer. 9b4315306SDan Handley * 10b4315306SDan Handley * Redistributions in binary form must reproduce the above copyright notice, 11b4315306SDan Handley * this list of conditions and the following disclaimer in the documentation 12b4315306SDan Handley * and/or other materials provided with the distribution. 13b4315306SDan Handley * 14b4315306SDan Handley * Neither the name of ARM nor the names of its contributors may be used 15b4315306SDan Handley * to endorse or promote products derived from this software without specific 16b4315306SDan Handley * prior written permission. 17b4315306SDan Handley * 18b4315306SDan Handley * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19b4315306SDan Handley * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20b4315306SDan Handley * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21b4315306SDan Handley * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22b4315306SDan Handley * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23b4315306SDan Handley * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24b4315306SDan Handley * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25b4315306SDan Handley * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26b4315306SDan Handley * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27b4315306SDan Handley * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28b4315306SDan Handley * POSSIBILITY OF SUCH DAMAGE. 29b4315306SDan Handley */ 30b4315306SDan Handley 31b4315306SDan Handley #include <arch.h> 32b4315306SDan Handley #include <arm_def.h> 33b4315306SDan Handley #include <bl_common.h> 34b4315306SDan Handley #include <console.h> 35b4315306SDan Handley #include <platform_def.h> 36b4315306SDan Handley #include <plat_arm.h> 377b4c1405SJuan Castillo #include <sp805.h> 38af419dd6SSandrine Bailleux #include <utils.h> 39bf75a371SAntonio Nino Diaz #include <xlat_tables_v2.h> 403ae8a360SSandrine Bailleux #include "../../../bl1/bl1_private.h" 41b4315306SDan Handley 42b4315306SDan Handley /* Weak definitions may be overridden in specific ARM standard platform */ 43b4315306SDan Handley #pragma weak bl1_early_platform_setup 44b4315306SDan Handley #pragma weak bl1_plat_arch_setup 45b4315306SDan Handley #pragma weak bl1_platform_setup 46b4315306SDan Handley #pragma weak bl1_plat_sec_mem_layout 47*07570d59SYatharth Kochar #pragma weak bl1_plat_prepare_exit 48b4315306SDan Handley 49b4315306SDan Handley 50b4315306SDan Handley /* Data structure which holds the extents of the trusted SRAM for BL1*/ 51b4315306SDan Handley static meminfo_t bl1_tzram_layout; 52b4315306SDan Handley 53b4315306SDan Handley meminfo_t *bl1_plat_sec_mem_layout(void) 54b4315306SDan Handley { 55b4315306SDan Handley return &bl1_tzram_layout; 56b4315306SDan Handley } 57b4315306SDan Handley 58b4315306SDan Handley /******************************************************************************* 59b4315306SDan Handley * BL1 specific platform actions shared between ARM standard platforms. 60b4315306SDan Handley ******************************************************************************/ 61b4315306SDan Handley void arm_bl1_early_platform_setup(void) 62b4315306SDan Handley { 63b4315306SDan Handley 647b4c1405SJuan Castillo #if !ARM_DISABLE_TRUSTED_WDOG 657b4c1405SJuan Castillo /* Enable watchdog */ 667b4c1405SJuan Castillo sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL); 677b4c1405SJuan Castillo #endif 687b4c1405SJuan Castillo 69b4315306SDan Handley /* Initialize the console to provide early debug support */ 70b4315306SDan Handley console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, 71b4315306SDan Handley ARM_CONSOLE_BAUDRATE); 72b4315306SDan Handley 73b4315306SDan Handley /* Allow BL1 to see the whole Trusted RAM */ 74b4315306SDan Handley bl1_tzram_layout.total_base = ARM_BL_RAM_BASE; 75b4315306SDan Handley bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE; 76b4315306SDan Handley 77a8aa7fecSYatharth Kochar #if !LOAD_IMAGE_V2 78b4315306SDan Handley /* Calculate how much RAM BL1 is using and how much remains free */ 79b4315306SDan Handley bl1_tzram_layout.free_base = ARM_BL_RAM_BASE; 80b4315306SDan Handley bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE; 81b4315306SDan Handley reserve_mem(&bl1_tzram_layout.free_base, 82b4315306SDan Handley &bl1_tzram_layout.free_size, 83b4315306SDan Handley BL1_RAM_BASE, 84a8aa7fecSYatharth Kochar BL1_RAM_LIMIT - BL1_RAM_BASE); 85a8aa7fecSYatharth Kochar #endif /* LOAD_IMAGE_V2 */ 86b4315306SDan Handley } 87b4315306SDan Handley 88b4315306SDan Handley void bl1_early_platform_setup(void) 89b4315306SDan Handley { 90b4315306SDan Handley arm_bl1_early_platform_setup(); 91b4315306SDan Handley 92b4315306SDan Handley /* 936355f234SVikram Kanigiri * Initialize Interconnect for this cluster during cold boot. 94b4315306SDan Handley * No need for locks as no other CPU is active. 95b4315306SDan Handley */ 966355f234SVikram Kanigiri plat_arm_interconnect_init(); 97b4315306SDan Handley /* 986355f234SVikram Kanigiri * Enable Interconnect coherency for the primary CPU's cluster. 99b4315306SDan Handley */ 1006355f234SVikram Kanigiri plat_arm_interconnect_enter_coherency(); 101b4315306SDan Handley } 102b4315306SDan Handley 103b4315306SDan Handley /****************************************************************************** 104b4315306SDan Handley * Perform the very early platform specific architecture setup shared between 105b4315306SDan Handley * ARM standard platforms. This only does basic initialization. Later 106b4315306SDan Handley * architectural setup (bl1_arch_setup()) does not do anything platform 107b4315306SDan Handley * specific. 108b4315306SDan Handley *****************************************************************************/ 109b4315306SDan Handley void arm_bl1_plat_arch_setup(void) 110b4315306SDan Handley { 111b5fa6563SSandrine Bailleux arm_setup_page_tables(bl1_tzram_layout.total_base, 112b4315306SDan Handley bl1_tzram_layout.total_size, 1130af559a8SSandrine Bailleux BL_CODE_BASE, 114ecdc898dSMasahiro Yamada BL1_CODE_END, 1150af559a8SSandrine Bailleux BL1_RO_DATA_BASE, 116ecdc898dSMasahiro Yamada BL1_RO_DATA_END 117b4315306SDan Handley #if USE_COHERENT_MEM 11847497053SMasahiro Yamada , BL_COHERENT_RAM_BASE, 11947497053SMasahiro Yamada BL_COHERENT_RAM_END 120b4315306SDan Handley #endif 121b4315306SDan Handley ); 12283fc4a93SYatharth Kochar #ifdef AARCH32 12383fc4a93SYatharth Kochar enable_mmu_secure(0); 12483fc4a93SYatharth Kochar #else 125b5fa6563SSandrine Bailleux enable_mmu_el3(0); 12683fc4a93SYatharth Kochar #endif /* AARCH32 */ 127b4315306SDan Handley } 128b4315306SDan Handley 129b4315306SDan Handley void bl1_plat_arch_setup(void) 130b4315306SDan Handley { 131b4315306SDan Handley arm_bl1_plat_arch_setup(); 132b4315306SDan Handley } 133b4315306SDan Handley 134b4315306SDan Handley /* 135b4315306SDan Handley * Perform the platform specific architecture setup shared between 136b4315306SDan Handley * ARM standard platforms. 137b4315306SDan Handley */ 138b4315306SDan Handley void arm_bl1_platform_setup(void) 139b4315306SDan Handley { 140b4315306SDan Handley /* Initialise the IO layer and register platform IO devices */ 141b4315306SDan Handley plat_arm_io_setup(); 142b4315306SDan Handley } 143b4315306SDan Handley 144b4315306SDan Handley void bl1_platform_setup(void) 145b4315306SDan Handley { 146b4315306SDan Handley arm_bl1_platform_setup(); 147b4315306SDan Handley } 148b4315306SDan Handley 1494c117f6cSSandrine Bailleux void bl1_plat_prepare_exit(entry_point_info_t *ep_info) 1504c117f6cSSandrine Bailleux { 1517b4c1405SJuan Castillo #if !ARM_DISABLE_TRUSTED_WDOG 1527b4c1405SJuan Castillo /* Disable watchdog before leaving BL1 */ 1537b4c1405SJuan Castillo sp805_stop(ARM_SP805_TWDG_BASE); 1547b4c1405SJuan Castillo #endif 1557b4c1405SJuan Castillo 1564c117f6cSSandrine Bailleux #ifdef EL3_PAYLOAD_BASE 1574c117f6cSSandrine Bailleux /* 1584c117f6cSSandrine Bailleux * Program the EL3 payload's entry point address into the CPUs mailbox 1594c117f6cSSandrine Bailleux * in order to release secondary CPUs from their holding pen and make 1604c117f6cSSandrine Bailleux * them jump there. 1614c117f6cSSandrine Bailleux */ 1624c117f6cSSandrine Bailleux arm_program_trusted_mailbox(ep_info->pc); 1634c117f6cSSandrine Bailleux dsbsy(); 1644c117f6cSSandrine Bailleux sev(); 1654c117f6cSSandrine Bailleux #endif 1664c117f6cSSandrine Bailleux } 167