xref: /rk3399_ARM-atf/plat/arm/board/tc/platform.mk (revision 6dc5979a6cb2121e4c16e7bd62e24030e0f42755)
1# Copyright (c) 2021-2022, Arm Limited. All rights reserved.
2#
3# SPDX-License-Identifier: BSD-3-Clause
4#
5
6include common/fdt_wrappers.mk
7
8ifeq ($(shell expr $(TARGET_PLATFORM) \<= 2), 0)
9        $(error TARGET_PLATFORM must be less than or equal to 2)
10endif
11
12$(eval $(call add_define,TARGET_PLATFORM))
13
14CSS_LOAD_SCP_IMAGES	:=	1
15
16CSS_USE_SCMI_SDS_DRIVER	:=	1
17
18RAS_EXTENSION		:=	0
19
20SDEI_SUPPORT		:=	0
21
22EL3_EXCEPTION_HANDLING	:=	0
23
24HANDLE_EA_EL3_FIRST	:=	0
25
26# System coherency is managed in hardware
27HW_ASSISTED_COHERENCY	:=	1
28
29# When building for systems with hardware-assisted coherency, there's no need to
30# use USE_COHERENT_MEM. Require that USE_COHERENT_MEM must be set to 0 too.
31USE_COHERENT_MEM	:=	0
32
33GIC_ENABLE_V4_EXTN	:=      1
34
35# GIC-600 configuration
36GICV3_SUPPORT_GIC600	:=	1
37
38# Enable SVE
39ENABLE_SVE_FOR_NS	:=	1
40ENABLE_SVE_FOR_SWD	:=	1
41
42# enable trace buffer control registers access to NS by default
43ENABLE_TRBE_FOR_NS              := 1
44
45# enable trace system registers access to NS by default
46ENABLE_SYS_REG_TRACE_FOR_NS     := 1
47
48# enable trace filter control registers access to NS by default
49ENABLE_TRF_FOR_NS               := 1
50
51# Include GICv3 driver files
52include drivers/arm/gic/v3/gicv3.mk
53
54ENT_GIC_SOURCES		:=	${GICV3_SOURCES}		\
55				plat/common/plat_gicv3.c	\
56				plat/arm/common/arm_gicv3.c
57
58override NEED_BL2U	:=	no
59
60override ARM_PLAT_MT	:=	1
61
62TC_BASE	=	plat/arm/board/tc
63
64PLAT_INCLUDES		+=	-I${TC_BASE}/include/
65
66# CPU libraries for TARGET_PLATFORM=0
67ifeq (${TARGET_PLATFORM}, 0)
68TC_CPU_SOURCES	+=	lib/cpus/aarch64/cortex_a510.S	\
69			lib/cpus/aarch64/cortex_a710.S	\
70			lib/cpus/aarch64/cortex_x2.S
71endif
72
73# CPU libraries for TARGET_PLATFORM=1
74ifeq (${TARGET_PLATFORM}, 1)
75TC_CPU_SOURCES	+=	lib/cpus/aarch64/cortex_a510.S \
76			lib/cpus/aarch64/cortex_a715.S \
77			lib/cpus/aarch64/cortex_x3.S
78endif
79
80# CPU libraries for TARGET_PLATFORM=2
81ifeq (${TARGET_PLATFORM}, 2)
82TC_CPU_SOURCES	+=	lib/cpus/aarch64/cortex_hayes.S \
83			lib/cpus/aarch64/cortex_hunter.S
84endif
85
86INTERCONNECT_SOURCES	:=	${TC_BASE}/tc_interconnect.c
87
88PLAT_BL_COMMON_SOURCES	+=	${TC_BASE}/tc_plat.c	\
89				${TC_BASE}/include/tc_helpers.S
90
91BL1_SOURCES		+=	${INTERCONNECT_SOURCES}	\
92				${TC_CPU_SOURCES}	\
93				${TC_BASE}/tc_trusted_boot.c	\
94				${TC_BASE}/tc_err.c	\
95				drivers/arm/sbsa/sbsa.c
96
97
98BL2_SOURCES		+=	${TC_BASE}/tc_security.c	\
99				${TC_BASE}/tc_err.c		\
100				${TC_BASE}/tc_trusted_boot.c		\
101				${TC_BASE}/tc_bl2_setup.c		\
102				lib/utils/mem_region.c			\
103				drivers/arm/tzc/tzc400.c		\
104				plat/arm/common/arm_tzc400.c		\
105				plat/arm/common/arm_nor_psci_mem_protect.c
106
107BL31_SOURCES		+=	${INTERCONNECT_SOURCES}	\
108				${TC_CPU_SOURCES}	\
109				${ENT_GIC_SOURCES}			\
110				${TC_BASE}/tc_bl31_setup.c	\
111				${TC_BASE}/tc_topology.c	\
112				lib/fconf/fconf.c			\
113				lib/fconf/fconf_dyn_cfg_getter.c	\
114				drivers/cfi/v2m/v2m_flash.c		\
115				lib/utils/mem_region.c			\
116				plat/arm/common/arm_nor_psci_mem_protect.c
117
118BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
119
120# Add the FDT_SOURCES and options for Dynamic Config
121FDT_SOURCES		+=	${TC_BASE}/fdts/${PLAT}_fw_config.dts	\
122				${TC_BASE}/fdts/${PLAT}_tb_fw_config.dts
123FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
124TB_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
125
126# Add the FW_CONFIG to FIP and specify the same to certtool
127$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG}))
128# Add the TB_FW_CONFIG to FIP and specify the same to certtool
129$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG}))
130
131ifeq (${SPD},spmd)
132ifeq ($(ARM_SPMC_MANIFEST_DTS),)
133ARM_SPMC_MANIFEST_DTS	:=	${TC_BASE}/fdts/${PLAT}_spmc_manifest.dts
134endif
135
136FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
137TC_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
138
139# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
140$(eval $(call TOOL_ADD_PAYLOAD,${TC_TOS_FW_CONFIG},--tos-fw-config,${TC_TOS_FW_CONFIG}))
141endif
142
143#Device tree
144TC_HW_CONFIG_DTS	:=	fdts/tc.dts
145TC_HW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}.dtb
146FDT_SOURCES		+=	${TC_HW_CONFIG_DTS}
147$(eval TC_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(TC_HW_CONFIG_DTS)))
148
149# Add the HW_CONFIG to FIP and specify the same to certtool
150$(eval $(call TOOL_ADD_PAYLOAD,${TC_HW_CONFIG},--hw-config,${TC_HW_CONFIG}))
151
152override CTX_INCLUDE_AARCH32_REGS	:= 0
153
154override CTX_INCLUDE_PAUTH_REGS	:= 1
155
156override ENABLE_SPE_FOR_LOWER_ELS	:= 0
157
158override ENABLE_AMU := 1
159override ENABLE_AMU_AUXILIARY_COUNTERS := 1
160override ENABLE_AMU_FCONF := 1
161
162override ENABLE_MPMM := 1
163override ENABLE_MPMM_FCONF := 1
164
165include plat/arm/common/arm_common.mk
166include plat/arm/css/common/css_common.mk
167include plat/arm/soc/common/soc_css.mk
168include plat/arm/board/common/board_common.mk
169