xref: /rk3399_ARM-atf/plat/arm/board/neoverse_rd/common/nrd_bl31_setup.c (revision 7944421ba4dfd3c49a26d525a884d8408ef127a8)
1 /*
2  * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 
9 #include <libfdt.h>
10 
11 #include <common/bl_common.h>
12 #include <common/debug.h>
13 #include <drivers/arm/css/css_mhu_doorbell.h>
14 #include <drivers/arm/css/scmi.h>
15 #include <drivers/generic_delay_timer.h>
16 #include <plat/arm/common/plat_arm.h>
17 #include <plat/arm/css/common/css_pm.h>
18 #include <plat/common/platform.h>
19 
20 #include <nrd_ras.h>
21 #include <nrd_variant.h>
22 
23 nrd_platform_info_t nrd_plat_info;
24 
25 static scmi_channel_plat_info_t sgi575_scmi_plat_info = {
26 		.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
27 		.db_reg_addr = PLAT_CSS_MHU_BASE + CSS_SCMI_MHU_DB_REG_OFF,
28 		.db_preserve_mask = 0xfffffffe,
29 		.db_modify_mask = 0x1,
30 		.ring_doorbell = &mhu_ring_doorbell,
31 };
32 
33 static scmi_channel_plat_info_t plat_rd_scmi_info[] = {
34 	{
35 		.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
36 		.db_reg_addr = PLAT_CSS_MHU_BASE + SENDER_REG_SET(0),
37 		.db_preserve_mask = 0xfffffffe,
38 		.db_modify_mask = 0x1,
39 		.ring_doorbell = &mhuv2_ring_doorbell,
40 	},
41 	#if (NRD_CHIP_COUNT > 1)
42 	{
43 		.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE +
44 			NRD_REMOTE_CHIP_MEM_OFFSET(1),
45 		.db_reg_addr = PLAT_CSS_MHU_BASE
46 			+ NRD_REMOTE_CHIP_MEM_OFFSET(1) + SENDER_REG_SET(0),
47 		.db_preserve_mask = 0xfffffffe,
48 		.db_modify_mask = 0x1,
49 		.ring_doorbell = &mhuv2_ring_doorbell,
50 	},
51 	#endif
52 	#if (NRD_CHIP_COUNT > 2)
53 	{
54 		.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE +
55 			NRD_REMOTE_CHIP_MEM_OFFSET(2),
56 		.db_reg_addr = PLAT_CSS_MHU_BASE +
57 			NRD_REMOTE_CHIP_MEM_OFFSET(2) + SENDER_REG_SET(0),
58 		.db_preserve_mask = 0xfffffffe,
59 		.db_modify_mask = 0x1,
60 		.ring_doorbell = &mhuv2_ring_doorbell,
61 	},
62 	#endif
63 	#if (NRD_CHIP_COUNT > 3)
64 	{
65 		.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE +
66 			NRD_REMOTE_CHIP_MEM_OFFSET(3),
67 		.db_reg_addr = PLAT_CSS_MHU_BASE +
68 			NRD_REMOTE_CHIP_MEM_OFFSET(3) + SENDER_REG_SET(0),
69 		.db_preserve_mask = 0xfffffffe,
70 		.db_modify_mask = 0x1,
71 		.ring_doorbell = &mhuv2_ring_doorbell,
72 	},
73 	#endif
74 };
75 
76 scmi_channel_plat_info_t *plat_css_get_scmi_info(unsigned int channel_id)
77 {
78 	if (nrd_plat_info.platform_id == RD_N1E1_EDGE_SID_VER_PART_NUM ||
79 		nrd_plat_info.platform_id == RD_V1_SID_VER_PART_NUM ||
80 		nrd_plat_info.platform_id == RD_N2_SID_VER_PART_NUM ||
81 		nrd_plat_info.platform_id == RD_V2_SID_VER_PART_NUM ||
82 		nrd_plat_info.platform_id == RD_N2_CFG1_SID_VER_PART_NUM ||
83 		nrd_plat_info.platform_id == RD_N2_CFG3_SID_VER_PART_NUM) {
84 		if (channel_id >= ARRAY_SIZE(plat_rd_scmi_info)) {
85 			panic();
86 		}
87 		return &plat_rd_scmi_info[channel_id];
88 	} else if (nrd_plat_info.platform_id == SGI575_SSC_VER_PART_NUM) {
89 		return &sgi575_scmi_plat_info;
90 	} else {
91 		panic();
92 	}
93 }
94 
95 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
96 				u_register_t arg2, u_register_t arg3)
97 {
98 	nrd_plat_info.platform_id = plat_arm_nrd_get_platform_id();
99 	nrd_plat_info.config_id = plat_arm_nrd_get_config_id();
100 	nrd_plat_info.multi_chip_mode = plat_arm_nrd_get_multi_chip_mode();
101 
102 	arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
103 }
104 
105 void nrd_bl31_common_platform_setup(void)
106 {
107 	generic_delay_timer_init();
108 
109 	arm_bl31_platform_setup();
110 
111 	/* Configure the warm reboot SGI for primary core */
112 	css_setup_cpu_pwr_down_intr();
113 
114 #if CSS_SYSTEM_GRACEFUL_RESET
115 	/* Register priority level handlers for reboot */
116 	ehf_register_priority_handler(PLAT_REBOOT_PRI,
117 			css_reboot_interrupt_handler);
118 #endif
119 }
120 
121 const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
122 {
123 	/*
124 	 * For RD-E1-Edge, only CPU power ON/OFF, PSCI platform callbacks are
125 	 * supported.
126 	 */
127 	if (((nrd_plat_info.platform_id == RD_N1E1_EDGE_SID_VER_PART_NUM) &&
128 	    (nrd_plat_info.config_id == RD_E1_EDGE_CONFIG_ID))) {
129 		ops->cpu_standby = NULL;
130 		ops->system_off = NULL;
131 		ops->system_reset = NULL;
132 		ops->get_sys_suspend_power_state = NULL;
133 		ops->pwr_domain_suspend = NULL;
134 		ops->pwr_domain_suspend_finish = NULL;
135 	}
136 
137 	return css_scmi_override_pm_ops(ops);
138 }
139