xref: /rk3399_ARM-atf/plat/arm/board/juno/platform.mk (revision 755748640836d596c8797967d4962ff7c8be4dd8)
185135283SDan Handley#
2*75574864SJuan Pablo Conde# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
385135283SDan Handley#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
585135283SDan Handley#
685135283SDan Handley
71fa05dabSChris Kayinclude common/fdt_wrappers.mk
81fa05dabSChris Kay
91322dc94SAlexei Fedorov# Include GICv2 driver files
101322dc94SAlexei Fedorovinclude drivers/arm/gic/v2/gicv2.mk
111322dc94SAlexei Fedorov
121322dc94SAlexei FedorovJUNO_GIC_SOURCES	:=	${GICV2_SOURCES}			\
1327573c59SAchin Gupta				plat/common/plat_gicv2.c		\
1427573c59SAchin Gupta				plat/arm/common/arm_gicv2.c
1527573c59SAchin Gupta
166355f234SVikram KanigiriJUNO_INTERCONNECT_SOURCES	:=	drivers/arm/cci/cci.c		\
176355f234SVikram Kanigiri					plat/arm/common/arm_cci.c
186355f234SVikram Kanigiri
1957f78201SSoby MathewJUNO_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
20a9cc84d7SVikram Kanigiri				plat/arm/board/juno/juno_security.c	\
21df9a39eaSdp-arm				plat/arm/board/juno/juno_trng.c		\
22a9cc84d7SVikram Kanigiri				plat/arm/common/arm_tzc400.c
23a9cc84d7SVikram Kanigiri
24e6d2aea1Sdp-armifneq (${ENABLE_STACK_PROTECTOR}, 0)
25e6d2aea1Sdp-armJUNO_SECURITY_SOURCES	+=	plat/arm/board/juno/juno_stack_protector.c
26e6d2aea1Sdp-armendif
276355f234SVikram Kanigiri
284da6f6cdSSathees Balya# Select SCMI/SDS drivers instead of SCPI/BOM driver for communicating with the
294da6f6cdSSathees Balya# SCP during power management operations and for SCP RAM Firmware transfer.
304da6f6cdSSathees BalyaCSS_USE_SCMI_SDS_DRIVER		:=	1
314da6f6cdSSathees Balya
325932d194SAntonio Nino DiazPLAT_INCLUDES		:=	-Iplat/arm/board/juno/include
3385135283SDan Handley
3458ea77a0SAntonio Nino DiazPLAT_BL_COMMON_SOURCES	:=	plat/arm/board/juno/${ARCH}/juno_helpers.S \
3558ea77a0SAntonio Nino Diaz				plat/arm/board/juno/juno_common.c
3685135283SDan Handley
3707570d59SYatharth Kochar# Flag to enable support for AArch32 state on JUNO
3807570d59SYatharth KocharJUNO_AARCH32_EL3_RUNTIME	:=	0
3907570d59SYatharth Kochar$(eval $(call assert_boolean,JUNO_AARCH32_EL3_RUNTIME))
4007570d59SYatharth Kochar$(eval $(call add_define,JUNO_AARCH32_EL3_RUNTIME))
4107570d59SYatharth Kochar
4260a23fd8SSummer Qin# Flag to enable support for TZMP1 on JUNO
4360a23fd8SSummer QinJUNO_TZMP1		:=	0
4460a23fd8SSummer Qin$(eval $(call assert_boolean,JUNO_TZMP1))
4560a23fd8SSummer Qinifeq (${JUNO_TZMP1}, 1)
46352366edSRajasekaran Kalidoss  ifeq (${ETHOSN_NPU_TZMP1},1)
47352366edSRajasekaran Kalidoss    $(error JUNO_TZMP1 cannot be used together with ETHOSN_NPU_TZMP1)
48035c9119SBjorn Engstrom  else
4960a23fd8SSummer Qin    $(eval $(call add_define,JUNO_TZMP1))
5060a23fd8SSummer Qin  endif
51035c9119SBjorn Engstromendif
5260a23fd8SSummer Qin
53cb5f0faaSAndre PrzywaraTRNG_SUPPORT		:=	1
54cb5f0faaSAndre Przywara
555744e874SSoby Mathewifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1)
565744e874SSoby Mathew# Include BL32 in FIP
575744e874SSoby MathewNEED_BL32		:= yes
585744e874SSoby Mathew# BL31 is not required
595744e874SSoby Mathewoverride BL31_SOURCES =
605744e874SSoby Mathew
615744e874SSoby Mathew# The BL32 needs to be built separately invoking the AARCH32 compiler and
625744e874SSoby Mathew# be specifed via `BL32` build option.
635744e874SSoby Mathew  ifneq (${ARCH}, aarch32)
645744e874SSoby Mathew    override BL32_SOURCES =
655744e874SSoby Mathew  endif
66*75574864SJuan Pablo Condeelse
67*75574864SJuan Pablo Conde  ifeq (${ARCH}, aarch32)
68*75574864SJuan Pablo Conde    $(error JUNO_AARCH32_EL3_RUNTIME has to be enabled to build BL32 for AArch32)
69*75574864SJuan Pablo Conde  endif
705744e874SSoby Mathewendif
715744e874SSoby Mathew
7207570d59SYatharth Kocharifeq (${ARCH},aarch64)
7385135283SDan HandleyBL1_SOURCES		+=	lib/cpus/aarch64/cortex_a53.S		\
740f829ea9SBrendan Jackman				lib/cpus/aarch64/cortex_a57.S		\
757b4c1405SJuan Castillo				lib/cpus/aarch64/cortex_a72.S		\
764da6f6cdSSathees Balya				plat/arm/board/juno/juno_err.c		\
77436223deSYatharth Kochar				plat/arm/board/juno/juno_bl1_setup.c	\
78b0c97dafSAditya Angadi				drivers/arm/sp805/sp805.c		\
79e6d2aea1Sdp-arm				${JUNO_INTERCONNECT_SOURCES}		\
80e6d2aea1Sdp-arm				${JUNO_SECURITY_SOURCES}
8185135283SDan Handley
8237b70031SAmbroise VincentBL2_SOURCES		+=	drivers/arm/sp805/sp805.c		\
8337b70031SAmbroise Vincent				lib/utils/mem_region.c			\
844da6f6cdSSathees Balya				plat/arm/board/juno/juno_err.c		\
859d57a147SRoberto Vargas				plat/arm/board/juno/juno_bl2_setup.c	\
869d57a147SRoberto Vargas				plat/arm/common/arm_nor_psci_mem_protect.c \
87a9cc84d7SVikram Kanigiri				${JUNO_SECURITY_SOURCES}
8885135283SDan Handley
89a9cc84d7SVikram KanigiriBL2U_SOURCES		+=	${JUNO_SECURITY_SOURCES}
90dcda29f6SYatharth Kochar
91aa7877c4SAntonio Nino DiazBL31_SOURCES		+=	drivers/cfi/v2m/v2m_flash.c		\
92aa7877c4SAntonio Nino Diaz				lib/cpus/aarch64/cortex_a53.S		\
93c1bb8a05SSoby Mathew				lib/cpus/aarch64/cortex_a57.S		\
940f829ea9SBrendan Jackman				lib/cpus/aarch64/cortex_a72.S		\
959d57a147SRoberto Vargas				lib/utils/mem_region.c			\
965d5fb10fSMikael Olsson				lib/fconf/fconf.c			\
975d5fb10fSMikael Olsson				lib/fconf/fconf_dyn_cfg_getter.c	\
985d5fb10fSMikael Olsson				plat/arm/board/juno/juno_bl31_setup.c	\
9989f2e589SChandni Cherukuri				plat/arm/board/juno/juno_pm.c		\
1000108047aSSoby Mathew				plat/arm/board/juno/juno_topology.c	\
1019d57a147SRoberto Vargas				plat/arm/common/arm_nor_psci_mem_protect.c \
102a9cc84d7SVikram Kanigiri				${JUNO_GIC_SOURCES}			\
1036355f234SVikram Kanigiri				${JUNO_INTERCONNECT_SOURCES}		\
104a9cc84d7SVikram Kanigiri				${JUNO_SECURITY_SOURCES}
1054da6f6cdSSathees Balya
1061fa05dabSChris KayBL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
1071fa05dabSChris Kay
1084da6f6cdSSathees Balyaifeq (${CSS_USE_SCMI_SDS_DRIVER},1)
1095932d194SAntonio Nino DiazBL1_SOURCES		+=	drivers/arm/css/sds/sds.c
1104da6f6cdSSathees Balyaendif
1114da6f6cdSSathees Balya
112a6ffddecSMax Shvetsovifeq (${TRUSTED_BOARD_BOOT}, 1)
11333bcaed1SRob Hughes   # Enable Juno specific TBBR images
11433bcaed1SRob Hughes   $(eval $(call add_define,PLAT_TBBR_IMG_DEF))
11533bcaed1SRob Hughes   DTC_CPPFLAGS += ${PLAT_INCLUDES}
11633bcaed1SRob Hughes
117a6ffddecSMax Shvetsov   BL1_SOURCES		+=	plat/arm/board/juno/juno_trusted_boot.c
118a6ffddecSMax Shvetsov   BL2_SOURCES		+=	plat/arm/board/juno/juno_trusted_boot.c
11933bcaed1SRob Hughes
12033bcaed1SRob Hughes   ifeq (${COT_DESC_IN_DTB},0)
12133bcaed1SRob Hughes      BL2_SOURCES	+=	plat/arm/board/juno/juno_tbbr_cot_bl2.c
12233bcaed1SRob Hughes   endif
123a6ffddecSMax Shvetsovendif
124a6ffddecSMax Shvetsov
12507570d59SYatharth Kocharendif
12685135283SDan Handley
12749d3a621SDeepak Pandeyifneq (${RESET_TO_BL31},0)
1289ce0d321SSandrine Bailleux  $(error "Using BL31 as the reset vector is not supported on ${PLAT} platform. \
12949d3a621SDeepak Pandey  Please set RESET_TO_BL31 to 0.")
13049d3a621SDeepak Pandeyendif
13149d3a621SDeepak Pandey
132afa5cfeaSSathees Balyaifeq ($(USE_ROMLIB),1)
133afa5cfeaSSathees Balyaall : bl1_romlib.bin
134afa5cfeaSSathees Balyaendif
135afa5cfeaSSathees Balya
1365e508f06SZelalembl1_romlib.bin : $(BUILD_PLAT)/bl1.bin romlib.bin
137afa5cfeaSSathees Balya	@echo "Building combined BL1 and ROMLIB binary for Juno $@"
138afa5cfeaSSathees Balya	./lib/romlib/gen_combined_bl1_romlib.sh -o bl1_romlib.bin $(BUILD_PLAT)
139afa5cfeaSSathees Balya
14096ff2601SEleanor Bonnici# Errata workarounds for Cortex-A53:
141d6bf24dcSAmbroise VincentERRATA_A53_819472		:=	1
142d6bf24dcSAmbroise VincentERRATA_A53_824069		:=	1
14396ff2601SEleanor BonniciERRATA_A53_826319		:=	1
144d6bf24dcSAmbroise VincentERRATA_A53_827319		:=	1
145a94cc374SDouglas RaillardERRATA_A53_835769		:=	1
14696ff2601SEleanor BonniciERRATA_A53_836870		:=	1
147a94cc374SDouglas RaillardERRATA_A53_843419		:=	1
148b75dc0e4SAndre PrzywaraERRATA_A53_855873		:=	1
14996ff2601SEleanor Bonnici
15096ff2601SEleanor Bonnici# Errata workarounds for Cortex-A57:
15185135283SDan HandleyERRATA_A57_806969		:=	0
152ccbec91cSAntonio Nino DiazERRATA_A57_813419		:=	1
15385135283SDan HandleyERRATA_A57_813420		:=	1
154d6bf24dcSAmbroise VincentERRATA_A57_814670		:=	1
155d6bf24dcSAmbroise VincentERRATA_A57_817169		:=	1
1566f822cccSDouglas RaillardERRATA_A57_826974		:=	1
1576f822cccSDouglas RaillardERRATA_A57_826977		:=	1
1586f822cccSDouglas RaillardERRATA_A57_828024		:=	1
1596f822cccSDouglas RaillardERRATA_A57_829520		:=	1
1606f822cccSDouglas RaillardERRATA_A57_833471		:=	1
16196ff2601SEleanor BonniciERRATA_A57_859972		:=	0
1626f822cccSDouglas Raillard
16396ff2601SEleanor Bonnici# Errata workarounds for Cortex-A72:
16496ff2601SEleanor BonniciERRATA_A72_859971		:=	0
16585135283SDan Handley
16685135283SDan Handley# Enable option to skip L1 data cache flush during the Cortex-A57 cluster
16785135283SDan Handley# power down sequence
16885135283SDan HandleySKIP_A57_L1_FLUSH_PWR_DWN	:=	 1
16985135283SDan Handley
1703872fc2dSDavid Cunado# Do not enable SVE
1713872fc2dSDavid CunadoENABLE_SVE_FOR_NS		:=	0
1723872fc2dSDavid Cunado
1733661d8e7SAntonio Nino Diaz# Enable the dynamic translation tables library.
1743661d8e7SAntonio Nino Diazifeq (${ARCH},aarch32)
1753661d8e7SAntonio Nino Diaz    ifeq (${RESET_TO_SP_MIN},1)
1761dc17569SMasahiro Yamada        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
1773661d8e7SAntonio Nino Diaz    endif
1783661d8e7SAntonio Nino Diazelse
1793661d8e7SAntonio Nino Diaz    ifeq (${RESET_TO_BL31},1)
1801dc17569SMasahiro Yamada        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
1813661d8e7SAntonio Nino Diaz    endif
1823661d8e7SAntonio Nino Diazendif
1833661d8e7SAntonio Nino Diaz
18460e8f3cfSPetre-Ionut Tudorifeq (${ALLOW_RO_XLAT_TABLES}, 1)
18560e8f3cfSPetre-Ionut Tudor    ifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1)
1861dc17569SMasahiro Yamada        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
18760e8f3cfSPetre-Ionut Tudor    else
1881dc17569SMasahiro Yamada        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
18960e8f3cfSPetre-Ionut Tudor    endif
19060e8f3cfSPetre-Ionut Tudorendif
19160e8f3cfSPetre-Ionut Tudor
192eb18ce32SAndre PrzywaraBL1_CPPFLAGS += -march=armv8-a+crc
193eb18ce32SAndre PrzywaraBL2_CPPFLAGS += -march=armv8-a+crc
194eb18ce32SAndre PrzywaraBL2U_CPPFLAGS += -march=armv8-a+crc
195eb18ce32SAndre PrzywaraBL31_CPPFLAGS += -march=armv8-a+crc
196eb18ce32SAndre PrzywaraBL32_CPPFLAGS += -march=armv8-a+crc
197eb18ce32SAndre Przywara
1988075fc59SLouis Mayencourt# Add the FDT_SOURCES and options for Dynamic Config
1993cb84a54SManish V BadarkheFDT_SOURCES		+=	plat/arm/board/juno/fdts/${PLAT}_fw_config.dts	\
2005d5fb10fSMikael Olsson				plat/arm/board/juno/fdts/${PLAT}_tb_fw_config.dts \
2015d5fb10fSMikael Olsson				fdts/${PLAT}.dts
2028075fc59SLouis Mayencourt
2033cb84a54SManish V BadarkheFW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
2043cb84a54SManish V BadarkheTB_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
2055d5fb10fSMikael OlssonHW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}.dtb
2063cb84a54SManish V Badarkhe
2073cb84a54SManish V Badarkhe# Add the FW_CONFIG to FIP and specify the same to certtool
2083ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG}))
2098075fc59SLouis Mayencourt# Add the TB_FW_CONFIG to FIP and specify the same to certtool
2103ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG}))
2115d5fb10fSMikael Olsson# Add the HW_CONFIG to FIP and specify the same to certtool
2125d5fb10fSMikael Olsson$(eval $(call TOOL_ADD_PAYLOAD,${HW_CONFIG},--hw-config,${HW_CONFIG}))
2138075fc59SLouis Mayencourt
214352366edSRajasekaran Kalidossinclude drivers/arm/ethosn/ethosn_npu.mk
21558ea77a0SAntonio Nino Diazinclude plat/arm/board/common/board_common.mk
21685135283SDan Handleyinclude plat/arm/common/arm_common.mk
21785135283SDan Handleyinclude plat/arm/soc/common/soc_css.mk
21885135283SDan Handleyinclude plat/arm/css/common/css_common.mk
219