xref: /rk3399_ARM-atf/plat/arm/board/juno/platform.mk (revision 5d5fb10f9cfe105fd1e160fdfc8bb77bd7492799)
185135283SDan Handley#
25e508f06SZelalem# Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
385135283SDan Handley#
482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause
585135283SDan Handley#
685135283SDan Handley
71322dc94SAlexei Fedorov# Include GICv2 driver files
81322dc94SAlexei Fedorovinclude drivers/arm/gic/v2/gicv2.mk
91322dc94SAlexei Fedorov
101322dc94SAlexei FedorovJUNO_GIC_SOURCES	:=	${GICV2_SOURCES}			\
1127573c59SAchin Gupta				plat/common/plat_gicv2.c		\
1227573c59SAchin Gupta				plat/arm/common/arm_gicv2.c
1327573c59SAchin Gupta
146355f234SVikram KanigiriJUNO_INTERCONNECT_SOURCES	:=	drivers/arm/cci/cci.c		\
156355f234SVikram Kanigiri					plat/arm/common/arm_cci.c
166355f234SVikram Kanigiri
1757f78201SSoby MathewJUNO_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
18a9cc84d7SVikram Kanigiri				plat/arm/board/juno/juno_security.c	\
19df9a39eaSdp-arm				plat/arm/board/juno/juno_trng.c		\
20a9cc84d7SVikram Kanigiri				plat/arm/common/arm_tzc400.c
21a9cc84d7SVikram Kanigiri
22e6d2aea1Sdp-armifneq (${ENABLE_STACK_PROTECTOR}, 0)
23e6d2aea1Sdp-armJUNO_SECURITY_SOURCES	+=	plat/arm/board/juno/juno_stack_protector.c
24e6d2aea1Sdp-armendif
256355f234SVikram Kanigiri
264da6f6cdSSathees Balya# Select SCMI/SDS drivers instead of SCPI/BOM driver for communicating with the
274da6f6cdSSathees Balya# SCP during power management operations and for SCP RAM Firmware transfer.
284da6f6cdSSathees BalyaCSS_USE_SCMI_SDS_DRIVER		:=	1
294da6f6cdSSathees Balya
305932d194SAntonio Nino DiazPLAT_INCLUDES		:=	-Iplat/arm/board/juno/include
3185135283SDan Handley
3258ea77a0SAntonio Nino DiazPLAT_BL_COMMON_SOURCES	:=	plat/arm/board/juno/${ARCH}/juno_helpers.S \
3358ea77a0SAntonio Nino Diaz				plat/arm/board/juno/juno_common.c
3485135283SDan Handley
3507570d59SYatharth Kochar# Flag to enable support for AArch32 state on JUNO
3607570d59SYatharth KocharJUNO_AARCH32_EL3_RUNTIME	:=	0
3707570d59SYatharth Kochar$(eval $(call assert_boolean,JUNO_AARCH32_EL3_RUNTIME))
3807570d59SYatharth Kochar$(eval $(call add_define,JUNO_AARCH32_EL3_RUNTIME))
3907570d59SYatharth Kochar
4060a23fd8SSummer Qin# Flag to enable support for TZMP1 on JUNO
4160a23fd8SSummer QinJUNO_TZMP1		:=	0
4260a23fd8SSummer Qin$(eval $(call assert_boolean,JUNO_TZMP1))
4360a23fd8SSummer Qinifeq (${JUNO_TZMP1}, 1)
4460a23fd8SSummer Qin$(eval $(call add_define,JUNO_TZMP1))
4560a23fd8SSummer Qinendif
4660a23fd8SSummer Qin
47cb5f0faaSAndre PrzywaraTRNG_SUPPORT		:=	1
48cb5f0faaSAndre Przywara
495744e874SSoby Mathewifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1)
505744e874SSoby Mathew# Include BL32 in FIP
515744e874SSoby MathewNEED_BL32		:= yes
525744e874SSoby Mathew# BL31 is not required
535744e874SSoby Mathewoverride BL31_SOURCES =
545744e874SSoby Mathew
555744e874SSoby Mathew# The BL32 needs to be built separately invoking the AARCH32 compiler and
565744e874SSoby Mathew# be specifed via `BL32` build option.
575744e874SSoby Mathew  ifneq (${ARCH}, aarch32)
585744e874SSoby Mathew    override BL32_SOURCES =
595744e874SSoby Mathew  endif
605744e874SSoby Mathewendif
615744e874SSoby Mathew
6207570d59SYatharth Kocharifeq (${ARCH},aarch64)
6385135283SDan HandleyBL1_SOURCES		+=	lib/cpus/aarch64/cortex_a53.S		\
640f829ea9SBrendan Jackman				lib/cpus/aarch64/cortex_a57.S		\
657b4c1405SJuan Castillo				lib/cpus/aarch64/cortex_a72.S		\
664da6f6cdSSathees Balya				plat/arm/board/juno/juno_err.c		\
67436223deSYatharth Kochar				plat/arm/board/juno/juno_bl1_setup.c	\
68b0c97dafSAditya Angadi				drivers/arm/sp805/sp805.c		\
69e6d2aea1Sdp-arm				${JUNO_INTERCONNECT_SOURCES}		\
70e6d2aea1Sdp-arm				${JUNO_SECURITY_SOURCES}
7185135283SDan Handley
7237b70031SAmbroise VincentBL2_SOURCES		+=	drivers/arm/sp805/sp805.c		\
7337b70031SAmbroise Vincent				lib/utils/mem_region.c			\
744da6f6cdSSathees Balya				plat/arm/board/juno/juno_err.c		\
759d57a147SRoberto Vargas				plat/arm/board/juno/juno_bl2_setup.c	\
769d57a147SRoberto Vargas				plat/arm/common/arm_nor_psci_mem_protect.c \
77a9cc84d7SVikram Kanigiri				${JUNO_SECURITY_SOURCES}
7885135283SDan Handley
79a9cc84d7SVikram KanigiriBL2U_SOURCES		+=	${JUNO_SECURITY_SOURCES}
80dcda29f6SYatharth Kochar
81aa7877c4SAntonio Nino DiazBL31_SOURCES		+=	drivers/cfi/v2m/v2m_flash.c		\
82aa7877c4SAntonio Nino Diaz				lib/cpus/aarch64/cortex_a53.S		\
83c1bb8a05SSoby Mathew				lib/cpus/aarch64/cortex_a57.S		\
840f829ea9SBrendan Jackman				lib/cpus/aarch64/cortex_a72.S		\
859d57a147SRoberto Vargas				lib/utils/mem_region.c			\
86*5d5fb10fSMikael Olsson				common/fdt_wrappers.c			\
87*5d5fb10fSMikael Olsson				lib/fconf/fconf.c			\
88*5d5fb10fSMikael Olsson				lib/fconf/fconf_dyn_cfg_getter.c	\
89*5d5fb10fSMikael Olsson				plat/arm/board/juno/juno_bl31_setup.c	\
9089f2e589SChandni Cherukuri				plat/arm/board/juno/juno_pm.c		\
910108047aSSoby Mathew				plat/arm/board/juno/juno_topology.c	\
929d57a147SRoberto Vargas				plat/arm/common/arm_nor_psci_mem_protect.c \
93a9cc84d7SVikram Kanigiri				${JUNO_GIC_SOURCES}			\
946355f234SVikram Kanigiri				${JUNO_INTERCONNECT_SOURCES}		\
95a9cc84d7SVikram Kanigiri				${JUNO_SECURITY_SOURCES}
964da6f6cdSSathees Balya
974da6f6cdSSathees Balyaifeq (${CSS_USE_SCMI_SDS_DRIVER},1)
985932d194SAntonio Nino DiazBL1_SOURCES		+=	drivers/arm/css/sds/sds.c
994da6f6cdSSathees Balyaendif
1004da6f6cdSSathees Balya
101a6ffddecSMax Shvetsovifeq (${TRUSTED_BOARD_BOOT}, 1)
102a6ffddecSMax ShvetsovBL1_SOURCES		+=	plat/arm/board/juno/juno_trusted_boot.c
103a6ffddecSMax ShvetsovBL2_SOURCES		+=	plat/arm/board/juno/juno_trusted_boot.c
104a6ffddecSMax Shvetsovendif
105a6ffddecSMax Shvetsov
10607570d59SYatharth Kocharendif
10785135283SDan Handley
10849d3a621SDeepak Pandeyifneq (${RESET_TO_BL31},0)
1099ce0d321SSandrine Bailleux  $(error "Using BL31 as the reset vector is not supported on ${PLAT} platform. \
11049d3a621SDeepak Pandey  Please set RESET_TO_BL31 to 0.")
11149d3a621SDeepak Pandeyendif
11249d3a621SDeepak Pandey
113afa5cfeaSSathees Balyaifeq ($(USE_ROMLIB),1)
114afa5cfeaSSathees Balyaall : bl1_romlib.bin
115afa5cfeaSSathees Balyaendif
116afa5cfeaSSathees Balya
1175e508f06SZelalembl1_romlib.bin : $(BUILD_PLAT)/bl1.bin romlib.bin
118afa5cfeaSSathees Balya	@echo "Building combined BL1 and ROMLIB binary for Juno $@"
119afa5cfeaSSathees Balya	./lib/romlib/gen_combined_bl1_romlib.sh -o bl1_romlib.bin $(BUILD_PLAT)
120afa5cfeaSSathees Balya
12196ff2601SEleanor Bonnici# Errata workarounds for Cortex-A53:
122d6bf24dcSAmbroise VincentERRATA_A53_819472		:=	1
123d6bf24dcSAmbroise VincentERRATA_A53_824069		:=	1
12496ff2601SEleanor BonniciERRATA_A53_826319		:=	1
125d6bf24dcSAmbroise VincentERRATA_A53_827319		:=	1
126a94cc374SDouglas RaillardERRATA_A53_835769		:=	1
12796ff2601SEleanor BonniciERRATA_A53_836870		:=	1
128a94cc374SDouglas RaillardERRATA_A53_843419		:=	1
129b75dc0e4SAndre PrzywaraERRATA_A53_855873		:=	1
13096ff2601SEleanor Bonnici
13196ff2601SEleanor Bonnici# Errata workarounds for Cortex-A57:
13285135283SDan HandleyERRATA_A57_806969		:=	0
133ccbec91cSAntonio Nino DiazERRATA_A57_813419		:=	1
13485135283SDan HandleyERRATA_A57_813420		:=	1
135d6bf24dcSAmbroise VincentERRATA_A57_814670		:=	1
136d6bf24dcSAmbroise VincentERRATA_A57_817169		:=	1
1376f822cccSDouglas RaillardERRATA_A57_826974		:=	1
1386f822cccSDouglas RaillardERRATA_A57_826977		:=	1
1396f822cccSDouglas RaillardERRATA_A57_828024		:=	1
1406f822cccSDouglas RaillardERRATA_A57_829520		:=	1
1416f822cccSDouglas RaillardERRATA_A57_833471		:=	1
14296ff2601SEleanor BonniciERRATA_A57_859972		:=	0
1436f822cccSDouglas Raillard
14496ff2601SEleanor Bonnici# Errata workarounds for Cortex-A72:
14596ff2601SEleanor BonniciERRATA_A72_859971		:=	0
14685135283SDan Handley
14785135283SDan Handley# Enable option to skip L1 data cache flush during the Cortex-A57 cluster
14885135283SDan Handley# power down sequence
14985135283SDan HandleySKIP_A57_L1_FLUSH_PWR_DWN	:=	 1
15085135283SDan Handley
1513872fc2dSDavid Cunado# Do not enable SVE
1523872fc2dSDavid CunadoENABLE_SVE_FOR_NS		:=	0
1533872fc2dSDavid Cunado
1543661d8e7SAntonio Nino Diaz# Enable the dynamic translation tables library.
1553661d8e7SAntonio Nino Diazifeq (${ARCH},aarch32)
1563661d8e7SAntonio Nino Diaz    ifeq (${RESET_TO_SP_MIN},1)
1571dc17569SMasahiro Yamada        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
1583661d8e7SAntonio Nino Diaz    endif
1593661d8e7SAntonio Nino Diazelse
1603661d8e7SAntonio Nino Diaz    ifeq (${RESET_TO_BL31},1)
1611dc17569SMasahiro Yamada        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
1623661d8e7SAntonio Nino Diaz    endif
1633661d8e7SAntonio Nino Diazendif
1643661d8e7SAntonio Nino Diaz
16560e8f3cfSPetre-Ionut Tudorifeq (${ALLOW_RO_XLAT_TABLES}, 1)
16660e8f3cfSPetre-Ionut Tudor    ifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1)
1671dc17569SMasahiro Yamada        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
16860e8f3cfSPetre-Ionut Tudor    else
1691dc17569SMasahiro Yamada        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
17060e8f3cfSPetre-Ionut Tudor    endif
17160e8f3cfSPetre-Ionut Tudorendif
17260e8f3cfSPetre-Ionut Tudor
173eb18ce32SAndre PrzywaraBL1_CPPFLAGS += -march=armv8-a+crc
174eb18ce32SAndre PrzywaraBL2_CPPFLAGS += -march=armv8-a+crc
175eb18ce32SAndre PrzywaraBL2U_CPPFLAGS += -march=armv8-a+crc
176eb18ce32SAndre PrzywaraBL31_CPPFLAGS += -march=armv8-a+crc
177eb18ce32SAndre PrzywaraBL32_CPPFLAGS += -march=armv8-a+crc
178eb18ce32SAndre Przywara
1798075fc59SLouis Mayencourt# Add the FDT_SOURCES and options for Dynamic Config
1803cb84a54SManish V BadarkheFDT_SOURCES		+=	plat/arm/board/juno/fdts/${PLAT}_fw_config.dts	\
181*5d5fb10fSMikael Olsson				plat/arm/board/juno/fdts/${PLAT}_tb_fw_config.dts \
182*5d5fb10fSMikael Olsson				fdts/${PLAT}.dts
1838075fc59SLouis Mayencourt
1843cb84a54SManish V BadarkheFW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
1853cb84a54SManish V BadarkheTB_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
186*5d5fb10fSMikael OlssonHW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}.dtb
1873cb84a54SManish V Badarkhe
1883cb84a54SManish V Badarkhe# Add the FW_CONFIG to FIP and specify the same to certtool
1893ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG}))
1908075fc59SLouis Mayencourt# Add the TB_FW_CONFIG to FIP and specify the same to certtool
1913ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG}))
192*5d5fb10fSMikael Olsson# Add the HW_CONFIG to FIP and specify the same to certtool
193*5d5fb10fSMikael Olsson$(eval $(call TOOL_ADD_PAYLOAD,${HW_CONFIG},--hw-config,${HW_CONFIG}))
1948075fc59SLouis Mayencourt
19558ea77a0SAntonio Nino Diazinclude plat/arm/board/common/board_common.mk
19685135283SDan Handleyinclude plat/arm/common/arm_common.mk
19785135283SDan Handleyinclude plat/arm/soc/common/soc_css.mk
19885135283SDan Handleyinclude plat/arm/css/common/css_common.mk
199