185135283SDan Handley# 2a6ffddecSMax Shvetsov# Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 385135283SDan Handley# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 585135283SDan Handley# 685135283SDan Handley 7*1322dc94SAlexei Fedorov# Include GICv2 driver files 8*1322dc94SAlexei Fedorovinclude drivers/arm/gic/v2/gicv2.mk 9*1322dc94SAlexei Fedorov 10*1322dc94SAlexei FedorovJUNO_GIC_SOURCES := ${GICV2_SOURCES} \ 1127573c59SAchin Gupta plat/common/plat_gicv2.c \ 1227573c59SAchin Gupta plat/arm/common/arm_gicv2.c 1327573c59SAchin Gupta 146355f234SVikram KanigiriJUNO_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c \ 156355f234SVikram Kanigiri plat/arm/common/arm_cci.c 166355f234SVikram Kanigiri 1757f78201SSoby MathewJUNO_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 18a9cc84d7SVikram Kanigiri plat/arm/board/juno/juno_security.c \ 19df9a39eaSdp-arm plat/arm/board/juno/juno_trng.c \ 20a9cc84d7SVikram Kanigiri plat/arm/common/arm_tzc400.c 21a9cc84d7SVikram Kanigiri 22e6d2aea1Sdp-armifneq (${ENABLE_STACK_PROTECTOR}, 0) 23e6d2aea1Sdp-armJUNO_SECURITY_SOURCES += plat/arm/board/juno/juno_stack_protector.c 24e6d2aea1Sdp-armendif 256355f234SVikram Kanigiri 264da6f6cdSSathees Balya# Select SCMI/SDS drivers instead of SCPI/BOM driver for communicating with the 274da6f6cdSSathees Balya# SCP during power management operations and for SCP RAM Firmware transfer. 284da6f6cdSSathees BalyaCSS_USE_SCMI_SDS_DRIVER := 1 294da6f6cdSSathees Balya 305932d194SAntonio Nino DiazPLAT_INCLUDES := -Iplat/arm/board/juno/include 3185135283SDan Handley 3258ea77a0SAntonio Nino DiazPLAT_BL_COMMON_SOURCES := plat/arm/board/juno/${ARCH}/juno_helpers.S \ 3358ea77a0SAntonio Nino Diaz plat/arm/board/juno/juno_common.c 3485135283SDan Handley 3507570d59SYatharth Kochar# Flag to enable support for AArch32 state on JUNO 3607570d59SYatharth KocharJUNO_AARCH32_EL3_RUNTIME := 0 3707570d59SYatharth Kochar$(eval $(call assert_boolean,JUNO_AARCH32_EL3_RUNTIME)) 3807570d59SYatharth Kochar$(eval $(call add_define,JUNO_AARCH32_EL3_RUNTIME)) 3907570d59SYatharth Kochar 4060a23fd8SSummer Qin# Flag to enable support for TZMP1 on JUNO 4160a23fd8SSummer QinJUNO_TZMP1 := 0 4260a23fd8SSummer Qin$(eval $(call assert_boolean,JUNO_TZMP1)) 4360a23fd8SSummer Qinifeq (${JUNO_TZMP1}, 1) 4460a23fd8SSummer Qin$(eval $(call add_define,JUNO_TZMP1)) 4560a23fd8SSummer Qinendif 4660a23fd8SSummer Qin 475744e874SSoby Mathewifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1) 485744e874SSoby Mathew# Include BL32 in FIP 495744e874SSoby MathewNEED_BL32 := yes 505744e874SSoby Mathew# BL31 is not required 515744e874SSoby Mathewoverride BL31_SOURCES = 525744e874SSoby Mathew 535744e874SSoby Mathew# The BL32 needs to be built separately invoking the AARCH32 compiler and 545744e874SSoby Mathew# be specifed via `BL32` build option. 555744e874SSoby Mathew ifneq (${ARCH}, aarch32) 565744e874SSoby Mathew override BL32_SOURCES = 575744e874SSoby Mathew endif 585744e874SSoby Mathewendif 595744e874SSoby Mathew 6007570d59SYatharth Kocharifeq (${ARCH},aarch64) 6185135283SDan HandleyBL1_SOURCES += lib/cpus/aarch64/cortex_a53.S \ 620f829ea9SBrendan Jackman lib/cpus/aarch64/cortex_a57.S \ 637b4c1405SJuan Castillo lib/cpus/aarch64/cortex_a72.S \ 644da6f6cdSSathees Balya plat/arm/board/juno/juno_err.c \ 65436223deSYatharth Kochar plat/arm/board/juno/juno_bl1_setup.c \ 66b0c97dafSAditya Angadi drivers/arm/sp805/sp805.c \ 67e6d2aea1Sdp-arm ${JUNO_INTERCONNECT_SOURCES} \ 68e6d2aea1Sdp-arm ${JUNO_SECURITY_SOURCES} 6985135283SDan Handley 7037b70031SAmbroise VincentBL2_SOURCES += drivers/arm/sp805/sp805.c \ 7137b70031SAmbroise Vincent lib/utils/mem_region.c \ 724da6f6cdSSathees Balya plat/arm/board/juno/juno_err.c \ 739d57a147SRoberto Vargas plat/arm/board/juno/juno_bl2_setup.c \ 749d57a147SRoberto Vargas plat/arm/common/arm_nor_psci_mem_protect.c \ 75a9cc84d7SVikram Kanigiri ${JUNO_SECURITY_SOURCES} 7685135283SDan Handley 77a9cc84d7SVikram KanigiriBL2U_SOURCES += ${JUNO_SECURITY_SOURCES} 78dcda29f6SYatharth Kochar 79aa7877c4SAntonio Nino DiazBL31_SOURCES += drivers/cfi/v2m/v2m_flash.c \ 80aa7877c4SAntonio Nino Diaz lib/cpus/aarch64/cortex_a53.S \ 81c1bb8a05SSoby Mathew lib/cpus/aarch64/cortex_a57.S \ 820f829ea9SBrendan Jackman lib/cpus/aarch64/cortex_a72.S \ 839d57a147SRoberto Vargas lib/utils/mem_region.c \ 8489f2e589SChandni Cherukuri plat/arm/board/juno/juno_pm.c \ 850108047aSSoby Mathew plat/arm/board/juno/juno_topology.c \ 869d57a147SRoberto Vargas plat/arm/common/arm_nor_psci_mem_protect.c \ 87a9cc84d7SVikram Kanigiri ${JUNO_GIC_SOURCES} \ 886355f234SVikram Kanigiri ${JUNO_INTERCONNECT_SOURCES} \ 89a9cc84d7SVikram Kanigiri ${JUNO_SECURITY_SOURCES} 904da6f6cdSSathees Balya 914da6f6cdSSathees Balyaifeq (${CSS_USE_SCMI_SDS_DRIVER},1) 925932d194SAntonio Nino DiazBL1_SOURCES += drivers/arm/css/sds/sds.c 934da6f6cdSSathees Balyaendif 944da6f6cdSSathees Balya 95a6ffddecSMax Shvetsovifeq (${TRUSTED_BOARD_BOOT}, 1) 96a6ffddecSMax ShvetsovBL1_SOURCES += plat/arm/board/juno/juno_trusted_boot.c 97a6ffddecSMax ShvetsovBL2_SOURCES += plat/arm/board/juno/juno_trusted_boot.c 98a6ffddecSMax Shvetsovendif 99a6ffddecSMax Shvetsov 10007570d59SYatharth Kocharendif 10185135283SDan Handley 10249d3a621SDeepak Pandeyifneq (${RESET_TO_BL31},0) 1039ce0d321SSandrine Bailleux $(error "Using BL31 as the reset vector is not supported on ${PLAT} platform. \ 10449d3a621SDeepak Pandey Please set RESET_TO_BL31 to 0.") 10549d3a621SDeepak Pandeyendif 10649d3a621SDeepak Pandey 107afa5cfeaSSathees Balyaifeq ($(USE_ROMLIB),1) 108afa5cfeaSSathees Balyaall : bl1_romlib.bin 109afa5cfeaSSathees Balyaendif 110afa5cfeaSSathees Balya 111afa5cfeaSSathees Balyabl1_romlib.bin : $(BUILD_PLAT)/bl1.bin $(BUILD_PLAT)/romlib/romlib.bin 112afa5cfeaSSathees Balya @echo "Building combined BL1 and ROMLIB binary for Juno $@" 113afa5cfeaSSathees Balya ./lib/romlib/gen_combined_bl1_romlib.sh -o bl1_romlib.bin $(BUILD_PLAT) 114afa5cfeaSSathees Balya 11596ff2601SEleanor Bonnici# Errata workarounds for Cortex-A53: 116d6bf24dcSAmbroise VincentERRATA_A53_819472 := 1 117d6bf24dcSAmbroise VincentERRATA_A53_824069 := 1 11896ff2601SEleanor BonniciERRATA_A53_826319 := 1 119d6bf24dcSAmbroise VincentERRATA_A53_827319 := 1 120a94cc374SDouglas RaillardERRATA_A53_835769 := 1 12196ff2601SEleanor BonniciERRATA_A53_836870 := 1 122a94cc374SDouglas RaillardERRATA_A53_843419 := 1 123b75dc0e4SAndre PrzywaraERRATA_A53_855873 := 1 12496ff2601SEleanor Bonnici 12596ff2601SEleanor Bonnici# Errata workarounds for Cortex-A57: 12685135283SDan HandleyERRATA_A57_806969 := 0 127ccbec91cSAntonio Nino DiazERRATA_A57_813419 := 1 12885135283SDan HandleyERRATA_A57_813420 := 1 129d6bf24dcSAmbroise VincentERRATA_A57_814670 := 1 130d6bf24dcSAmbroise VincentERRATA_A57_817169 := 1 1316f822cccSDouglas RaillardERRATA_A57_826974 := 1 1326f822cccSDouglas RaillardERRATA_A57_826977 := 1 1336f822cccSDouglas RaillardERRATA_A57_828024 := 1 1346f822cccSDouglas RaillardERRATA_A57_829520 := 1 1356f822cccSDouglas RaillardERRATA_A57_833471 := 1 13696ff2601SEleanor BonniciERRATA_A57_859972 := 0 1376f822cccSDouglas Raillard 13896ff2601SEleanor Bonnici# Errata workarounds for Cortex-A72: 13996ff2601SEleanor BonniciERRATA_A72_859971 := 0 14085135283SDan Handley 14185135283SDan Handley# Enable option to skip L1 data cache flush during the Cortex-A57 cluster 14285135283SDan Handley# power down sequence 14385135283SDan HandleySKIP_A57_L1_FLUSH_PWR_DWN := 1 14485135283SDan Handley 1453872fc2dSDavid Cunado# Do not enable SVE 1463872fc2dSDavid CunadoENABLE_SVE_FOR_NS := 0 1473872fc2dSDavid Cunado 1483661d8e7SAntonio Nino Diaz# Enable the dynamic translation tables library. 1493661d8e7SAntonio Nino Diazifeq (${ARCH},aarch32) 1503661d8e7SAntonio Nino Diaz ifeq (${RESET_TO_SP_MIN},1) 1511dc17569SMasahiro Yamada BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 1523661d8e7SAntonio Nino Diaz endif 1533661d8e7SAntonio Nino Diazelse 1543661d8e7SAntonio Nino Diaz ifeq (${RESET_TO_BL31},1) 1551dc17569SMasahiro Yamada BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 1563661d8e7SAntonio Nino Diaz endif 1573661d8e7SAntonio Nino Diazendif 1583661d8e7SAntonio Nino Diaz 15960e8f3cfSPetre-Ionut Tudorifeq (${ALLOW_RO_XLAT_TABLES}, 1) 16060e8f3cfSPetre-Ionut Tudor ifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1) 1611dc17569SMasahiro Yamada BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 16260e8f3cfSPetre-Ionut Tudor else 1631dc17569SMasahiro Yamada BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 16460e8f3cfSPetre-Ionut Tudor endif 16560e8f3cfSPetre-Ionut Tudorendif 16660e8f3cfSPetre-Ionut Tudor 1678075fc59SLouis Mayencourt# Add the FDT_SOURCES and options for Dynamic Config 1683cb84a54SManish V BadarkheFDT_SOURCES += plat/arm/board/juno/fdts/${PLAT}_fw_config.dts \ 1693cb84a54SManish V Badarkhe plat/arm/board/juno/fdts/${PLAT}_tb_fw_config.dts 1708075fc59SLouis Mayencourt 1713cb84a54SManish V BadarkheFW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 1723cb84a54SManish V BadarkheTB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 1733cb84a54SManish V Badarkhe 1743cb84a54SManish V Badarkhe# Add the FW_CONFIG to FIP and specify the same to certtool 1753cb84a54SManish V Badarkhe$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config)) 1768075fc59SLouis Mayencourt# Add the TB_FW_CONFIG to FIP and specify the same to certtool 1778075fc59SLouis Mayencourt$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config)) 1788075fc59SLouis Mayencourt 17958ea77a0SAntonio Nino Diazinclude plat/arm/board/common/board_common.mk 18085135283SDan Handleyinclude plat/arm/common/arm_common.mk 18185135283SDan Handleyinclude plat/arm/soc/common/soc_css.mk 18285135283SDan Handleyinclude plat/arm/css/common/css_common.mk 183