185135283SDan Handley# 2*035c9119SBjorn Engstrom# Copyright (c) 2013-2023, ARM Limited and Contributors. All rights reserved. 385135283SDan Handley# 482cb2c1aSdp-arm# SPDX-License-Identifier: BSD-3-Clause 585135283SDan Handley# 685135283SDan Handley 71fa05dabSChris Kayinclude common/fdt_wrappers.mk 81fa05dabSChris Kay 91322dc94SAlexei Fedorov# Include GICv2 driver files 101322dc94SAlexei Fedorovinclude drivers/arm/gic/v2/gicv2.mk 111322dc94SAlexei Fedorov 121322dc94SAlexei FedorovJUNO_GIC_SOURCES := ${GICV2_SOURCES} \ 1327573c59SAchin Gupta plat/common/plat_gicv2.c \ 1427573c59SAchin Gupta plat/arm/common/arm_gicv2.c 1527573c59SAchin Gupta 166355f234SVikram KanigiriJUNO_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c \ 176355f234SVikram Kanigiri plat/arm/common/arm_cci.c 186355f234SVikram Kanigiri 1957f78201SSoby MathewJUNO_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 20a9cc84d7SVikram Kanigiri plat/arm/board/juno/juno_security.c \ 21df9a39eaSdp-arm plat/arm/board/juno/juno_trng.c \ 22a9cc84d7SVikram Kanigiri plat/arm/common/arm_tzc400.c 23a9cc84d7SVikram Kanigiri 24e6d2aea1Sdp-armifneq (${ENABLE_STACK_PROTECTOR}, 0) 25e6d2aea1Sdp-armJUNO_SECURITY_SOURCES += plat/arm/board/juno/juno_stack_protector.c 26e6d2aea1Sdp-armendif 276355f234SVikram Kanigiri 284da6f6cdSSathees Balya# Select SCMI/SDS drivers instead of SCPI/BOM driver for communicating with the 294da6f6cdSSathees Balya# SCP during power management operations and for SCP RAM Firmware transfer. 304da6f6cdSSathees BalyaCSS_USE_SCMI_SDS_DRIVER := 1 314da6f6cdSSathees Balya 325932d194SAntonio Nino DiazPLAT_INCLUDES := -Iplat/arm/board/juno/include 3385135283SDan Handley 3458ea77a0SAntonio Nino DiazPLAT_BL_COMMON_SOURCES := plat/arm/board/juno/${ARCH}/juno_helpers.S \ 3558ea77a0SAntonio Nino Diaz plat/arm/board/juno/juno_common.c 3685135283SDan Handley 3707570d59SYatharth Kochar# Flag to enable support for AArch32 state on JUNO 3807570d59SYatharth KocharJUNO_AARCH32_EL3_RUNTIME := 0 3907570d59SYatharth Kochar$(eval $(call assert_boolean,JUNO_AARCH32_EL3_RUNTIME)) 4007570d59SYatharth Kochar$(eval $(call add_define,JUNO_AARCH32_EL3_RUNTIME)) 4107570d59SYatharth Kochar 4260a23fd8SSummer Qin# Flag to enable support for TZMP1 on JUNO 4360a23fd8SSummer QinJUNO_TZMP1 := 0 4460a23fd8SSummer Qin$(eval $(call assert_boolean,JUNO_TZMP1)) 4560a23fd8SSummer Qinifeq (${JUNO_TZMP1}, 1) 46*035c9119SBjorn Engstrom ifeq (${ARM_ETHOSN_NPU_TZMP1},1) 47*035c9119SBjorn Engstrom $(error JUNO_TZMP1 cannot be used together with ARM_ETHOSN_NPU_TZMP1) 48*035c9119SBjorn Engstrom else 4960a23fd8SSummer Qin $(eval $(call add_define,JUNO_TZMP1)) 5060a23fd8SSummer Qin endif 51*035c9119SBjorn Engstromendif 5260a23fd8SSummer Qin 53cb5f0faaSAndre PrzywaraTRNG_SUPPORT := 1 54cb5f0faaSAndre Przywara 555744e874SSoby Mathewifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1) 565744e874SSoby Mathew# Include BL32 in FIP 575744e874SSoby MathewNEED_BL32 := yes 585744e874SSoby Mathew# BL31 is not required 595744e874SSoby Mathewoverride BL31_SOURCES = 605744e874SSoby Mathew 615744e874SSoby Mathew# The BL32 needs to be built separately invoking the AARCH32 compiler and 625744e874SSoby Mathew# be specifed via `BL32` build option. 635744e874SSoby Mathew ifneq (${ARCH}, aarch32) 645744e874SSoby Mathew override BL32_SOURCES = 655744e874SSoby Mathew endif 665744e874SSoby Mathewendif 675744e874SSoby Mathew 6807570d59SYatharth Kocharifeq (${ARCH},aarch64) 6985135283SDan HandleyBL1_SOURCES += lib/cpus/aarch64/cortex_a53.S \ 700f829ea9SBrendan Jackman lib/cpus/aarch64/cortex_a57.S \ 717b4c1405SJuan Castillo lib/cpus/aarch64/cortex_a72.S \ 724da6f6cdSSathees Balya plat/arm/board/juno/juno_err.c \ 73436223deSYatharth Kochar plat/arm/board/juno/juno_bl1_setup.c \ 74b0c97dafSAditya Angadi drivers/arm/sp805/sp805.c \ 75e6d2aea1Sdp-arm ${JUNO_INTERCONNECT_SOURCES} \ 76e6d2aea1Sdp-arm ${JUNO_SECURITY_SOURCES} 7785135283SDan Handley 7837b70031SAmbroise VincentBL2_SOURCES += drivers/arm/sp805/sp805.c \ 7937b70031SAmbroise Vincent lib/utils/mem_region.c \ 804da6f6cdSSathees Balya plat/arm/board/juno/juno_err.c \ 819d57a147SRoberto Vargas plat/arm/board/juno/juno_bl2_setup.c \ 829d57a147SRoberto Vargas plat/arm/common/arm_nor_psci_mem_protect.c \ 83a9cc84d7SVikram Kanigiri ${JUNO_SECURITY_SOURCES} 8485135283SDan Handley 85a9cc84d7SVikram KanigiriBL2U_SOURCES += ${JUNO_SECURITY_SOURCES} 86dcda29f6SYatharth Kochar 87aa7877c4SAntonio Nino DiazBL31_SOURCES += drivers/cfi/v2m/v2m_flash.c \ 88aa7877c4SAntonio Nino Diaz lib/cpus/aarch64/cortex_a53.S \ 89c1bb8a05SSoby Mathew lib/cpus/aarch64/cortex_a57.S \ 900f829ea9SBrendan Jackman lib/cpus/aarch64/cortex_a72.S \ 919d57a147SRoberto Vargas lib/utils/mem_region.c \ 925d5fb10fSMikael Olsson lib/fconf/fconf.c \ 935d5fb10fSMikael Olsson lib/fconf/fconf_dyn_cfg_getter.c \ 945d5fb10fSMikael Olsson plat/arm/board/juno/juno_bl31_setup.c \ 9589f2e589SChandni Cherukuri plat/arm/board/juno/juno_pm.c \ 960108047aSSoby Mathew plat/arm/board/juno/juno_topology.c \ 979d57a147SRoberto Vargas plat/arm/common/arm_nor_psci_mem_protect.c \ 98a9cc84d7SVikram Kanigiri ${JUNO_GIC_SOURCES} \ 996355f234SVikram Kanigiri ${JUNO_INTERCONNECT_SOURCES} \ 100a9cc84d7SVikram Kanigiri ${JUNO_SECURITY_SOURCES} 1014da6f6cdSSathees Balya 1021fa05dabSChris KayBL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 1031fa05dabSChris Kay 1044da6f6cdSSathees Balyaifeq (${CSS_USE_SCMI_SDS_DRIVER},1) 1055932d194SAntonio Nino DiazBL1_SOURCES += drivers/arm/css/sds/sds.c 1064da6f6cdSSathees Balyaendif 1074da6f6cdSSathees Balya 108a6ffddecSMax Shvetsovifeq (${TRUSTED_BOARD_BOOT}, 1) 109a6ffddecSMax ShvetsovBL1_SOURCES += plat/arm/board/juno/juno_trusted_boot.c 110a6ffddecSMax ShvetsovBL2_SOURCES += plat/arm/board/juno/juno_trusted_boot.c 111a6ffddecSMax Shvetsovendif 112a6ffddecSMax Shvetsov 11307570d59SYatharth Kocharendif 11485135283SDan Handley 11549d3a621SDeepak Pandeyifneq (${RESET_TO_BL31},0) 1169ce0d321SSandrine Bailleux $(error "Using BL31 as the reset vector is not supported on ${PLAT} platform. \ 11749d3a621SDeepak Pandey Please set RESET_TO_BL31 to 0.") 11849d3a621SDeepak Pandeyendif 11949d3a621SDeepak Pandey 120afa5cfeaSSathees Balyaifeq ($(USE_ROMLIB),1) 121afa5cfeaSSathees Balyaall : bl1_romlib.bin 122afa5cfeaSSathees Balyaendif 123afa5cfeaSSathees Balya 1245e508f06SZelalembl1_romlib.bin : $(BUILD_PLAT)/bl1.bin romlib.bin 125afa5cfeaSSathees Balya @echo "Building combined BL1 and ROMLIB binary for Juno $@" 126afa5cfeaSSathees Balya ./lib/romlib/gen_combined_bl1_romlib.sh -o bl1_romlib.bin $(BUILD_PLAT) 127afa5cfeaSSathees Balya 12896ff2601SEleanor Bonnici# Errata workarounds for Cortex-A53: 129d6bf24dcSAmbroise VincentERRATA_A53_819472 := 1 130d6bf24dcSAmbroise VincentERRATA_A53_824069 := 1 13196ff2601SEleanor BonniciERRATA_A53_826319 := 1 132d6bf24dcSAmbroise VincentERRATA_A53_827319 := 1 133a94cc374SDouglas RaillardERRATA_A53_835769 := 1 13496ff2601SEleanor BonniciERRATA_A53_836870 := 1 135a94cc374SDouglas RaillardERRATA_A53_843419 := 1 136b75dc0e4SAndre PrzywaraERRATA_A53_855873 := 1 13796ff2601SEleanor Bonnici 13896ff2601SEleanor Bonnici# Errata workarounds for Cortex-A57: 13985135283SDan HandleyERRATA_A57_806969 := 0 140ccbec91cSAntonio Nino DiazERRATA_A57_813419 := 1 14185135283SDan HandleyERRATA_A57_813420 := 1 142d6bf24dcSAmbroise VincentERRATA_A57_814670 := 1 143d6bf24dcSAmbroise VincentERRATA_A57_817169 := 1 1446f822cccSDouglas RaillardERRATA_A57_826974 := 1 1456f822cccSDouglas RaillardERRATA_A57_826977 := 1 1466f822cccSDouglas RaillardERRATA_A57_828024 := 1 1476f822cccSDouglas RaillardERRATA_A57_829520 := 1 1486f822cccSDouglas RaillardERRATA_A57_833471 := 1 14996ff2601SEleanor BonniciERRATA_A57_859972 := 0 1506f822cccSDouglas Raillard 15196ff2601SEleanor Bonnici# Errata workarounds for Cortex-A72: 15296ff2601SEleanor BonniciERRATA_A72_859971 := 0 15385135283SDan Handley 15485135283SDan Handley# Enable option to skip L1 data cache flush during the Cortex-A57 cluster 15585135283SDan Handley# power down sequence 15685135283SDan HandleySKIP_A57_L1_FLUSH_PWR_DWN := 1 15785135283SDan Handley 1583872fc2dSDavid Cunado# Do not enable SVE 1593872fc2dSDavid CunadoENABLE_SVE_FOR_NS := 0 1603872fc2dSDavid Cunado 1613661d8e7SAntonio Nino Diaz# Enable the dynamic translation tables library. 1623661d8e7SAntonio Nino Diazifeq (${ARCH},aarch32) 1633661d8e7SAntonio Nino Diaz ifeq (${RESET_TO_SP_MIN},1) 1641dc17569SMasahiro Yamada BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 1653661d8e7SAntonio Nino Diaz endif 1663661d8e7SAntonio Nino Diazelse 1673661d8e7SAntonio Nino Diaz ifeq (${RESET_TO_BL31},1) 1681dc17569SMasahiro Yamada BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 1693661d8e7SAntonio Nino Diaz endif 1703661d8e7SAntonio Nino Diazendif 1713661d8e7SAntonio Nino Diaz 17260e8f3cfSPetre-Ionut Tudorifeq (${ALLOW_RO_XLAT_TABLES}, 1) 17360e8f3cfSPetre-Ionut Tudor ifeq (${JUNO_AARCH32_EL3_RUNTIME}, 1) 1741dc17569SMasahiro Yamada BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 17560e8f3cfSPetre-Ionut Tudor else 1761dc17569SMasahiro Yamada BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 17760e8f3cfSPetre-Ionut Tudor endif 17860e8f3cfSPetre-Ionut Tudorendif 17960e8f3cfSPetre-Ionut Tudor 180eb18ce32SAndre PrzywaraBL1_CPPFLAGS += -march=armv8-a+crc 181eb18ce32SAndre PrzywaraBL2_CPPFLAGS += -march=armv8-a+crc 182eb18ce32SAndre PrzywaraBL2U_CPPFLAGS += -march=armv8-a+crc 183eb18ce32SAndre PrzywaraBL31_CPPFLAGS += -march=armv8-a+crc 184eb18ce32SAndre PrzywaraBL32_CPPFLAGS += -march=armv8-a+crc 185eb18ce32SAndre Przywara 1868075fc59SLouis Mayencourt# Add the FDT_SOURCES and options for Dynamic Config 1873cb84a54SManish V BadarkheFDT_SOURCES += plat/arm/board/juno/fdts/${PLAT}_fw_config.dts \ 1885d5fb10fSMikael Olsson plat/arm/board/juno/fdts/${PLAT}_tb_fw_config.dts \ 1895d5fb10fSMikael Olsson fdts/${PLAT}.dts 1908075fc59SLouis Mayencourt 1913cb84a54SManish V BadarkheFW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 1923cb84a54SManish V BadarkheTB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 1935d5fb10fSMikael OlssonHW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}.dtb 1943cb84a54SManish V Badarkhe 1953cb84a54SManish V Badarkhe# Add the FW_CONFIG to FIP and specify the same to certtool 1963ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${FW_CONFIG},--fw-config,${FW_CONFIG})) 1978075fc59SLouis Mayencourt# Add the TB_FW_CONFIG to FIP and specify the same to certtool 1983ab336a1SAnders Dellien$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config,${TB_FW_CONFIG})) 1995d5fb10fSMikael Olsson# Add the HW_CONFIG to FIP and specify the same to certtool 2005d5fb10fSMikael Olsson$(eval $(call TOOL_ADD_PAYLOAD,${HW_CONFIG},--hw-config,${HW_CONFIG})) 2018075fc59SLouis Mayencourt 20258ea77a0SAntonio Nino Diazinclude plat/arm/board/common/board_common.mk 20385135283SDan Handleyinclude plat/arm/common/arm_common.mk 20485135283SDan Handleyinclude plat/arm/soc/common/soc_css.mk 20585135283SDan Handleyinclude plat/arm/css/common/css_common.mk 206