xref: /rk3399_ARM-atf/plat/arm/board/juno/juno_security.c (revision d77c11e896e04be93caa4a56e50646af6806843f)
185135283SDan Handley /*
2035c9119SBjorn Engstrom  * Copyright (c) 2014-2023, ARM Limited and Contributors. All rights reserved.
385135283SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
585135283SDan Handley  */
69580f9bdSLouis Mayencourt #include <assert.h>
785135283SDan Handley 
809d40e0eSAntonio Nino Diaz #include <common/debug.h>
909d40e0eSAntonio Nino Diaz #include <drivers/arm/nic_400.h>
1009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
11234bc7f8SAntonio Nino Diaz #include <platform_def.h>
12bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
13bd9344f6SAntonio Nino Diaz #include <plat/arm/soc/common/soc_css.h>
142374ab17SAmbroise Vincent #include <plat/common/platform.h>
1509d40e0eSAntonio Nino Diaz 
16*d77c11e8SBjorn Engstrom #include "juno_ethosn_tzmp1_def.h"
1760a23fd8SSummer Qin #include "juno_tzmp1_def.h"
1860a23fd8SSummer Qin 
1960a23fd8SSummer Qin #ifdef JUNO_TZMP1
2060a23fd8SSummer Qin /*
2160a23fd8SSummer Qin  * Protect buffer for VPU/GPU/DPU memory usage with hardware protection
2260a23fd8SSummer Qin  * enabled. Propose 224MB video output, 96 MB video input and 32MB video
2360a23fd8SSummer Qin  * private.
2460a23fd8SSummer Qin  *
2560a23fd8SSummer Qin  * Ind	Memory Range			Caption			  S_ATTR  NS_ATTR
2660a23fd8SSummer Qin  * 1	0x080000000 - 0x0E7FFFFFF	ARM_NS_DRAM1		  NONE	  RDWR | MEDIA_RW
2760a23fd8SSummer Qin  * 2	0x0E8000000 - 0x0F5FFFFFF	JUNO_MEDIA_TZC_PROT_DRAM1 NONE	  MEDIA_RW | AP_WR
2860a23fd8SSummer Qin  * 3	0x0F6000000 - 0x0FBFFFFFF	JUNO_VPU_TZC_PROT_DRAM1	  RDWR	  VPU_PROT_RW
2960a23fd8SSummer Qin  * 4	0x0FC000000 - 0x0FDFFFFFF	JUNO_VPU_TZC_PRIV_DRAM1	  RDWR	  VPU_PRIV_RW
3060a23fd8SSummer Qin  * 5	0x0FE000000 - 0x0FEFFFFFF	JUNO_AP_TZC_SHARE_DRAM1	  NONE	  RDWR | MEDIA_RW
3160a23fd8SSummer Qin  * 6	0x0FF000000 - 0x0FFFFFFFF	ARM_AP_TZC_DRAM1	  RDWR	  NONE
3260a23fd8SSummer Qin  * 7	0x880000000 - 0x9FFFFFFFF	ARM_DRAM2		  NONE	  RDWR | MEDIA_RW
3360a23fd8SSummer Qin  *
3460a23fd8SSummer Qin  * Memory regions are neighbored to save limited TZC regions. Calculation
3560a23fd8SSummer Qin  * started from ARM_TZC_SHARE_DRAM1 since it is known and fixed for both
3660a23fd8SSummer Qin  * protected-enabled and protected-disabled settings.
3760a23fd8SSummer Qin  *
3860a23fd8SSummer Qin  * Video private buffer aheads of ARM_TZC_SHARE_DRAM1
3960a23fd8SSummer Qin  */
4060a23fd8SSummer Qin 
4160a23fd8SSummer Qin static const arm_tzc_regions_info_t juno_tzmp1_tzc_regions[] = {
4260a23fd8SSummer Qin 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},
4360a23fd8SSummer Qin 	{JUNO_NS_DRAM1_PT1_BASE, JUNO_NS_DRAM1_PT1_END,
4460a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
4560a23fd8SSummer Qin 	{JUNO_MEDIA_TZC_PROT_DRAM1_BASE, JUNO_MEDIA_TZC_PROT_DRAM1_END,
4660a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_PROT_ACCESS},
4760a23fd8SSummer Qin 	{JUNO_VPU_TZC_PROT_DRAM1_BASE, JUNO_VPU_TZC_PROT_DRAM1_END,
4860a23fd8SSummer Qin 			TZC_REGION_S_RDWR, JUNO_VPU_TZC_PROT_ACCESS},
4960a23fd8SSummer Qin 	{JUNO_VPU_TZC_PRIV_DRAM1_BASE, JUNO_VPU_TZC_PRIV_DRAM1_END,
5060a23fd8SSummer Qin 			TZC_REGION_S_RDWR, JUNO_VPU_TZC_PRIV_ACCESS},
5160a23fd8SSummer Qin 	{JUNO_AP_TZC_SHARE_DRAM1_BASE, JUNO_AP_TZC_SHARE_DRAM1_END,
5260a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
5360a23fd8SSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END,
5460a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
5560a23fd8SSummer Qin 	{},
5660a23fd8SSummer Qin };
5760a23fd8SSummer Qin 
5860a23fd8SSummer Qin /*******************************************************************************
5960a23fd8SSummer Qin  * Program dp650 to configure NSAID value for protected mode.
6060a23fd8SSummer Qin  ******************************************************************************/
6160a23fd8SSummer Qin static void init_dp650(void)
6260a23fd8SSummer Qin {
6360a23fd8SSummer Qin 	mmio_write_32(DP650_BASE + DP650_PROT_NSAID_OFFSET,
6460a23fd8SSummer Qin 		      DP650_PROT_NSAID_CONFIG);
6560a23fd8SSummer Qin }
6660a23fd8SSummer Qin 
6760a23fd8SSummer Qin /*******************************************************************************
6860a23fd8SSummer Qin  * Program v550 to configure NSAID value for protected mode.
6960a23fd8SSummer Qin  ******************************************************************************/
7060a23fd8SSummer Qin static void init_v550(void)
7160a23fd8SSummer Qin {
7260a23fd8SSummer Qin 	/*
7360a23fd8SSummer Qin 	 * bits[31:28] is for PRIVATE,
7460a23fd8SSummer Qin 	 * bits[27:24] is for OUTBUF,
7560a23fd8SSummer Qin 	 * bits[23:20] is for PROTECTED.
7660a23fd8SSummer Qin 	 */
7760a23fd8SSummer Qin 	mmio_write_32(V550_BASE + V550_PROTCTRL_OFFSET, V550_PROTCTRL_CONFIG);
7860a23fd8SSummer Qin }
7960a23fd8SSummer Qin 
8060a23fd8SSummer Qin #endif /* JUNO_TZMP1 */
8185135283SDan Handley 
82035c9119SBjorn Engstrom #ifdef JUNO_ETHOSN_TZMP1
83*d77c11e8SBjorn Engstrom 
84035c9119SBjorn Engstrom static const arm_tzc_regions_info_t juno_ethosn_tzmp1_tzc_regions[] = {
85*d77c11e8SBjorn Engstrom 	JUNO_ETHOSN_TZMP_REGIONS_DEF,
86035c9119SBjorn Engstrom 	{},
87035c9119SBjorn Engstrom };
88035c9119SBjorn Engstrom 
89035c9119SBjorn Engstrom #endif /* JUNO_ETHOSN_TZMP1 */
90035c9119SBjorn Engstrom 
9185135283SDan Handley /*******************************************************************************
9285135283SDan Handley  * Set up the MMU-401 SSD tables. The power-on configuration has all stream IDs
9385135283SDan Handley  * assigned to Non-Secure except some for the DMA-330. Assign those back to the
9485135283SDan Handley  * Non-Secure world as well, otherwise EL1 may end up erroneously generating
9585135283SDan Handley  * (untranslated) Secure transactions if it turns the SMMU on.
9685135283SDan Handley  ******************************************************************************/
9785135283SDan Handley static void init_mmu401(void)
9885135283SDan Handley {
9985135283SDan Handley 	uint32_t reg = mmio_read_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET);
10085135283SDan Handley 	reg |= 0x1FF;
10185135283SDan Handley 	mmio_write_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET, reg);
10285135283SDan Handley }
10385135283SDan Handley 
10485135283SDan Handley /*******************************************************************************
105883852caSVikram Kanigiri  * Program CSS-NIC400 to allow non-secure access to some CSS regions.
106883852caSVikram Kanigiri  ******************************************************************************/
107883852caSVikram Kanigiri static void css_init_nic400(void)
108883852caSVikram Kanigiri {
109883852caSVikram Kanigiri 	/* Note: This is the NIC-400 device on the CSS */
110883852caSVikram Kanigiri 	mmio_write_32(PLAT_SOC_CSS_NIC400_BASE +
111883852caSVikram Kanigiri 		NIC400_ADDR_CTRL_SECURITY_REG(CSS_NIC400_SLAVE_BOOTSECURE),
112883852caSVikram Kanigiri 		~0);
113883852caSVikram Kanigiri }
114883852caSVikram Kanigiri 
115883852caSVikram Kanigiri /*******************************************************************************
11609fad498Sdp-arm  * Initialize debug configuration.
11709fad498Sdp-arm  ******************************************************************************/
11809fad498Sdp-arm static void init_debug_cfg(void)
11909fad498Sdp-arm {
12009fad498Sdp-arm #if !DEBUG
12109fad498Sdp-arm 	/* Set internal drive selection for SPIDEN. */
12209fad498Sdp-arm 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_SET,
12309fad498Sdp-arm 		1U << SPIDEN_SEL_SET_SHIFT);
12409fad498Sdp-arm 
12509fad498Sdp-arm 	/* Drive SPIDEN LOW to disable invasive debug of secure state. */
12609fad498Sdp-arm 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_CLR,
12709fad498Sdp-arm 		1U << SPIDEN_INT_CLR_SHIFT);
12863ca6bbaSZelalem 
12963ca6bbaSZelalem 	/* Set internal drive selection for SPNIDEN. */
13063ca6bbaSZelalem 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_SET,
13163ca6bbaSZelalem 		1U << SPNIDEN_SEL_SET_SHIFT);
13263ca6bbaSZelalem 
13363ca6bbaSZelalem 	/* Drive SPNIDEN LOW to disable non-invasive debug of secure state. */
13463ca6bbaSZelalem 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_CLR,
13563ca6bbaSZelalem 		1U << SPNIDEN_INT_CLR_SHIFT);
13609fad498Sdp-arm #endif
13709fad498Sdp-arm }
13809fad498Sdp-arm 
13909fad498Sdp-arm /*******************************************************************************
14085135283SDan Handley  * Initialize the secure environment.
14185135283SDan Handley  ******************************************************************************/
14285135283SDan Handley void plat_arm_security_setup(void)
14385135283SDan Handley {
14409fad498Sdp-arm 	/* Initialize debug configuration */
14509fad498Sdp-arm 	init_debug_cfg();
14685135283SDan Handley 	/* Initialize the TrustZone Controller */
14760a23fd8SSummer Qin #ifdef JUNO_TZMP1
1484ed16765SSuyash Pathak 	arm_tzc400_setup(PLAT_ARM_TZC_BASE, juno_tzmp1_tzc_regions);
14960a23fd8SSummer Qin 	INFO("TZC protected shared memory base address for TZMP usecase: %p\n",
15060a23fd8SSummer Qin 	     (void *)JUNO_AP_TZC_SHARE_DRAM1_BASE);
15160a23fd8SSummer Qin 	INFO("TZC protected shared memory end address for TZMP usecase: %p\n",
15260a23fd8SSummer Qin 	     (void *)JUNO_AP_TZC_SHARE_DRAM1_END);
153035c9119SBjorn Engstrom #elif defined(JUNO_ETHOSN_TZMP1)
154035c9119SBjorn Engstrom 	arm_tzc400_setup(PLAT_ARM_TZC_BASE, juno_ethosn_tzmp1_tzc_regions);
155*d77c11e8SBjorn Engstrom 	INFO("TZC protected shared memory range for NPU TZMP usecase: %p - %p\n",
156*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_NS_DRAM2_BASE,
157*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_NS_DRAM2_END);
158*d77c11e8SBjorn Engstrom 	INFO("TZC protected Data memory range for NPU TZMP usecase: %p - %p\n",
159*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_DATA_TZC_PROT_DRAM2_BASE,
160*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_DATA_TZC_PROT_DRAM2_END);
161*d77c11e8SBjorn Engstrom 	INFO("TZC protected FW memory range for NPU TZMP usecase: %p - %p\n",
162*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE,
163*d77c11e8SBjorn Engstrom 	     (void *)JUNO_ETHOSN_FW_TZC_PROT_DRAM2_END);
16460a23fd8SSummer Qin #else
1654ed16765SSuyash Pathak 	arm_tzc400_setup(PLAT_ARM_TZC_BASE, NULL);
16660a23fd8SSummer Qin #endif
167883852caSVikram Kanigiri 	/* Do ARM CSS internal NIC setup */
168883852caSVikram Kanigiri 	css_init_nic400();
16985135283SDan Handley 	/* Do ARM CSS SoC security setup */
17085135283SDan Handley 	soc_css_security_setup();
17185135283SDan Handley 	/* Initialize the SMMU SSD tables */
17285135283SDan Handley 	init_mmu401();
17360a23fd8SSummer Qin #ifdef JUNO_TZMP1
17460a23fd8SSummer Qin 	init_dp650();
17560a23fd8SSummer Qin 	init_v550();
17660a23fd8SSummer Qin #endif
17785135283SDan Handley }
1782374ab17SAmbroise Vincent 
1792374ab17SAmbroise Vincent #if TRUSTED_BOARD_BOOT
1802374ab17SAmbroise Vincent int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
1812374ab17SAmbroise Vincent {
1829580f9bdSLouis Mayencourt 	assert(heap_addr != NULL);
1839580f9bdSLouis Mayencourt 	assert(heap_size != NULL);
1849580f9bdSLouis Mayencourt 
1859580f9bdSLouis Mayencourt 	return arm_get_mbedtls_heap(heap_addr, heap_size);
1862374ab17SAmbroise Vincent }
1872374ab17SAmbroise Vincent #endif
188