xref: /rk3399_ARM-atf/plat/arm/board/juno/juno_security.c (revision bd9344f670a46125cdd8949ded75be124f34d587)
185135283SDan Handley /*
223411d2cSSummer Qin  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
385135283SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
585135283SDan Handley  */
685135283SDan Handley 
709d40e0eSAntonio Nino Diaz #include <common/debug.h>
809d40e0eSAntonio Nino Diaz #include <drivers/arm/nic_400.h>
909d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
10234bc7f8SAntonio Nino Diaz #include <platform_def.h>
11*bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h>
12*bd9344f6SAntonio Nino Diaz #include <plat/arm/soc/common/soc_css.h>
1309d40e0eSAntonio Nino Diaz 
1460a23fd8SSummer Qin #include "juno_tzmp1_def.h"
1560a23fd8SSummer Qin 
1660a23fd8SSummer Qin #ifdef JUNO_TZMP1
1760a23fd8SSummer Qin /*
1860a23fd8SSummer Qin  * Protect buffer for VPU/GPU/DPU memory usage with hardware protection
1960a23fd8SSummer Qin  * enabled. Propose 224MB video output, 96 MB video input and 32MB video
2060a23fd8SSummer Qin  * private.
2160a23fd8SSummer Qin  *
2260a23fd8SSummer Qin  * Ind	Memory Range			Caption			  S_ATTR  NS_ATTR
2360a23fd8SSummer Qin  * 1	0x080000000 - 0x0E7FFFFFF	ARM_NS_DRAM1		  NONE	  RDWR | MEDIA_RW
2460a23fd8SSummer Qin  * 2	0x0E8000000 - 0x0F5FFFFFF	JUNO_MEDIA_TZC_PROT_DRAM1 NONE	  MEDIA_RW | AP_WR
2560a23fd8SSummer Qin  * 3	0x0F6000000 - 0x0FBFFFFFF	JUNO_VPU_TZC_PROT_DRAM1	  RDWR	  VPU_PROT_RW
2660a23fd8SSummer Qin  * 4	0x0FC000000 - 0x0FDFFFFFF	JUNO_VPU_TZC_PRIV_DRAM1	  RDWR	  VPU_PRIV_RW
2760a23fd8SSummer Qin  * 5	0x0FE000000 - 0x0FEFFFFFF	JUNO_AP_TZC_SHARE_DRAM1	  NONE	  RDWR | MEDIA_RW
2860a23fd8SSummer Qin  * 6	0x0FF000000 - 0x0FFFFFFFF	ARM_AP_TZC_DRAM1	  RDWR	  NONE
2960a23fd8SSummer Qin  * 7	0x880000000 - 0x9FFFFFFFF	ARM_DRAM2		  NONE	  RDWR | MEDIA_RW
3060a23fd8SSummer Qin  *
3160a23fd8SSummer Qin  * Memory regions are neighbored to save limited TZC regions. Calculation
3260a23fd8SSummer Qin  * started from ARM_TZC_SHARE_DRAM1 since it is known and fixed for both
3360a23fd8SSummer Qin  * protected-enabled and protected-disabled settings.
3460a23fd8SSummer Qin  *
3560a23fd8SSummer Qin  * Video private buffer aheads of ARM_TZC_SHARE_DRAM1
3660a23fd8SSummer Qin  */
3760a23fd8SSummer Qin 
3860a23fd8SSummer Qin static const arm_tzc_regions_info_t juno_tzmp1_tzc_regions[] = {
3960a23fd8SSummer Qin 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},
4060a23fd8SSummer Qin 	{JUNO_NS_DRAM1_PT1_BASE, JUNO_NS_DRAM1_PT1_END,
4160a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
4260a23fd8SSummer Qin 	{JUNO_MEDIA_TZC_PROT_DRAM1_BASE, JUNO_MEDIA_TZC_PROT_DRAM1_END,
4360a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_PROT_ACCESS},
4460a23fd8SSummer Qin 	{JUNO_VPU_TZC_PROT_DRAM1_BASE, JUNO_VPU_TZC_PROT_DRAM1_END,
4560a23fd8SSummer Qin 			TZC_REGION_S_RDWR, JUNO_VPU_TZC_PROT_ACCESS},
4660a23fd8SSummer Qin 	{JUNO_VPU_TZC_PRIV_DRAM1_BASE, JUNO_VPU_TZC_PRIV_DRAM1_END,
4760a23fd8SSummer Qin 			TZC_REGION_S_RDWR, JUNO_VPU_TZC_PRIV_ACCESS},
4860a23fd8SSummer Qin 	{JUNO_AP_TZC_SHARE_DRAM1_BASE, JUNO_AP_TZC_SHARE_DRAM1_END,
4960a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
5060a23fd8SSummer Qin 	{ARM_DRAM2_BASE, ARM_DRAM2_END,
5160a23fd8SSummer Qin 			TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS},
5260a23fd8SSummer Qin 	{},
5360a23fd8SSummer Qin };
5460a23fd8SSummer Qin 
5560a23fd8SSummer Qin /*******************************************************************************
5660a23fd8SSummer Qin  * Program dp650 to configure NSAID value for protected mode.
5760a23fd8SSummer Qin  ******************************************************************************/
5860a23fd8SSummer Qin static void init_dp650(void)
5960a23fd8SSummer Qin {
6060a23fd8SSummer Qin 	mmio_write_32(DP650_BASE + DP650_PROT_NSAID_OFFSET,
6160a23fd8SSummer Qin 		      DP650_PROT_NSAID_CONFIG);
6260a23fd8SSummer Qin }
6360a23fd8SSummer Qin 
6460a23fd8SSummer Qin /*******************************************************************************
6560a23fd8SSummer Qin  * Program v550 to configure NSAID value for protected mode.
6660a23fd8SSummer Qin  ******************************************************************************/
6760a23fd8SSummer Qin static void init_v550(void)
6860a23fd8SSummer Qin {
6960a23fd8SSummer Qin 	/*
7060a23fd8SSummer Qin 	 * bits[31:28] is for PRIVATE,
7160a23fd8SSummer Qin 	 * bits[27:24] is for OUTBUF,
7260a23fd8SSummer Qin 	 * bits[23:20] is for PROTECTED.
7360a23fd8SSummer Qin 	 */
7460a23fd8SSummer Qin 	mmio_write_32(V550_BASE + V550_PROTCTRL_OFFSET, V550_PROTCTRL_CONFIG);
7560a23fd8SSummer Qin }
7660a23fd8SSummer Qin 
7760a23fd8SSummer Qin #endif /* JUNO_TZMP1 */
7885135283SDan Handley 
7985135283SDan Handley /*******************************************************************************
8085135283SDan Handley  * Set up the MMU-401 SSD tables. The power-on configuration has all stream IDs
8185135283SDan Handley  * assigned to Non-Secure except some for the DMA-330. Assign those back to the
8285135283SDan Handley  * Non-Secure world as well, otherwise EL1 may end up erroneously generating
8385135283SDan Handley  * (untranslated) Secure transactions if it turns the SMMU on.
8485135283SDan Handley  ******************************************************************************/
8585135283SDan Handley static void init_mmu401(void)
8685135283SDan Handley {
8785135283SDan Handley 	uint32_t reg = mmio_read_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET);
8885135283SDan Handley 	reg |= 0x1FF;
8985135283SDan Handley 	mmio_write_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET, reg);
9085135283SDan Handley }
9185135283SDan Handley 
9285135283SDan Handley /*******************************************************************************
93883852caSVikram Kanigiri  * Program CSS-NIC400 to allow non-secure access to some CSS regions.
94883852caSVikram Kanigiri  ******************************************************************************/
95883852caSVikram Kanigiri static void css_init_nic400(void)
96883852caSVikram Kanigiri {
97883852caSVikram Kanigiri 	/* Note: This is the NIC-400 device on the CSS */
98883852caSVikram Kanigiri 	mmio_write_32(PLAT_SOC_CSS_NIC400_BASE +
99883852caSVikram Kanigiri 		NIC400_ADDR_CTRL_SECURITY_REG(CSS_NIC400_SLAVE_BOOTSECURE),
100883852caSVikram Kanigiri 		~0);
101883852caSVikram Kanigiri }
102883852caSVikram Kanigiri 
103883852caSVikram Kanigiri /*******************************************************************************
10409fad498Sdp-arm  * Initialize debug configuration.
10509fad498Sdp-arm  ******************************************************************************/
10609fad498Sdp-arm static void init_debug_cfg(void)
10709fad498Sdp-arm {
10809fad498Sdp-arm #if !DEBUG
10909fad498Sdp-arm 	/* Set internal drive selection for SPIDEN. */
11009fad498Sdp-arm 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_SET,
11109fad498Sdp-arm 		1U << SPIDEN_SEL_SET_SHIFT);
11209fad498Sdp-arm 
11309fad498Sdp-arm 	/* Drive SPIDEN LOW to disable invasive debug of secure state. */
11409fad498Sdp-arm 	mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_CLR,
11509fad498Sdp-arm 		1U << SPIDEN_INT_CLR_SHIFT);
11609fad498Sdp-arm #endif
11709fad498Sdp-arm }
11809fad498Sdp-arm 
11909fad498Sdp-arm /*******************************************************************************
12085135283SDan Handley  * Initialize the secure environment.
12185135283SDan Handley  ******************************************************************************/
12285135283SDan Handley void plat_arm_security_setup(void)
12385135283SDan Handley {
12409fad498Sdp-arm 	/* Initialize debug configuration */
12509fad498Sdp-arm 	init_debug_cfg();
12685135283SDan Handley 	/* Initialize the TrustZone Controller */
12760a23fd8SSummer Qin #ifdef JUNO_TZMP1
12860a23fd8SSummer Qin 	arm_tzc400_setup(juno_tzmp1_tzc_regions);
12960a23fd8SSummer Qin 	INFO("TZC protected shared memory base address for TZMP usecase: %p\n",
13060a23fd8SSummer Qin 	     (void *)JUNO_AP_TZC_SHARE_DRAM1_BASE);
13160a23fd8SSummer Qin 	INFO("TZC protected shared memory end address for TZMP usecase: %p\n",
13260a23fd8SSummer Qin 	     (void *)JUNO_AP_TZC_SHARE_DRAM1_END);
13360a23fd8SSummer Qin #else
13423411d2cSSummer Qin 	arm_tzc400_setup(NULL);
13560a23fd8SSummer Qin #endif
136883852caSVikram Kanigiri 	/* Do ARM CSS internal NIC setup */
137883852caSVikram Kanigiri 	css_init_nic400();
13885135283SDan Handley 	/* Do ARM CSS SoC security setup */
13985135283SDan Handley 	soc_css_security_setup();
14085135283SDan Handley 	/* Initialize the SMMU SSD tables */
14185135283SDan Handley 	init_mmu401();
14260a23fd8SSummer Qin #ifdef JUNO_TZMP1
14360a23fd8SSummer Qin 	init_dp650();
14460a23fd8SSummer Qin 	init_v550();
14560a23fd8SSummer Qin #endif
14685135283SDan Handley }
147