185135283SDan Handley /* 2*63ca6bbaSZelalem * Copyright (c) 2014-2021, ARM Limited and Contributors. All rights reserved. 385135283SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 585135283SDan Handley */ 69580f9bdSLouis Mayencourt #include <assert.h> 785135283SDan Handley 809d40e0eSAntonio Nino Diaz #include <common/debug.h> 909d40e0eSAntonio Nino Diaz #include <drivers/arm/nic_400.h> 1009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 11234bc7f8SAntonio Nino Diaz #include <platform_def.h> 12bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 13bd9344f6SAntonio Nino Diaz #include <plat/arm/soc/common/soc_css.h> 142374ab17SAmbroise Vincent #include <plat/common/platform.h> 1509d40e0eSAntonio Nino Diaz 1660a23fd8SSummer Qin #include "juno_tzmp1_def.h" 1760a23fd8SSummer Qin 1860a23fd8SSummer Qin #ifdef JUNO_TZMP1 1960a23fd8SSummer Qin /* 2060a23fd8SSummer Qin * Protect buffer for VPU/GPU/DPU memory usage with hardware protection 2160a23fd8SSummer Qin * enabled. Propose 224MB video output, 96 MB video input and 32MB video 2260a23fd8SSummer Qin * private. 2360a23fd8SSummer Qin * 2460a23fd8SSummer Qin * Ind Memory Range Caption S_ATTR NS_ATTR 2560a23fd8SSummer Qin * 1 0x080000000 - 0x0E7FFFFFF ARM_NS_DRAM1 NONE RDWR | MEDIA_RW 2660a23fd8SSummer Qin * 2 0x0E8000000 - 0x0F5FFFFFF JUNO_MEDIA_TZC_PROT_DRAM1 NONE MEDIA_RW | AP_WR 2760a23fd8SSummer Qin * 3 0x0F6000000 - 0x0FBFFFFFF JUNO_VPU_TZC_PROT_DRAM1 RDWR VPU_PROT_RW 2860a23fd8SSummer Qin * 4 0x0FC000000 - 0x0FDFFFFFF JUNO_VPU_TZC_PRIV_DRAM1 RDWR VPU_PRIV_RW 2960a23fd8SSummer Qin * 5 0x0FE000000 - 0x0FEFFFFFF JUNO_AP_TZC_SHARE_DRAM1 NONE RDWR | MEDIA_RW 3060a23fd8SSummer Qin * 6 0x0FF000000 - 0x0FFFFFFFF ARM_AP_TZC_DRAM1 RDWR NONE 3160a23fd8SSummer Qin * 7 0x880000000 - 0x9FFFFFFFF ARM_DRAM2 NONE RDWR | MEDIA_RW 3260a23fd8SSummer Qin * 3360a23fd8SSummer Qin * Memory regions are neighbored to save limited TZC regions. Calculation 3460a23fd8SSummer Qin * started from ARM_TZC_SHARE_DRAM1 since it is known and fixed for both 3560a23fd8SSummer Qin * protected-enabled and protected-disabled settings. 3660a23fd8SSummer Qin * 3760a23fd8SSummer Qin * Video private buffer aheads of ARM_TZC_SHARE_DRAM1 3860a23fd8SSummer Qin */ 3960a23fd8SSummer Qin 4060a23fd8SSummer Qin static const arm_tzc_regions_info_t juno_tzmp1_tzc_regions[] = { 4160a23fd8SSummer Qin {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0}, 4260a23fd8SSummer Qin {JUNO_NS_DRAM1_PT1_BASE, JUNO_NS_DRAM1_PT1_END, 4360a23fd8SSummer Qin TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS}, 4460a23fd8SSummer Qin {JUNO_MEDIA_TZC_PROT_DRAM1_BASE, JUNO_MEDIA_TZC_PROT_DRAM1_END, 4560a23fd8SSummer Qin TZC_REGION_S_NONE, JUNO_MEDIA_TZC_PROT_ACCESS}, 4660a23fd8SSummer Qin {JUNO_VPU_TZC_PROT_DRAM1_BASE, JUNO_VPU_TZC_PROT_DRAM1_END, 4760a23fd8SSummer Qin TZC_REGION_S_RDWR, JUNO_VPU_TZC_PROT_ACCESS}, 4860a23fd8SSummer Qin {JUNO_VPU_TZC_PRIV_DRAM1_BASE, JUNO_VPU_TZC_PRIV_DRAM1_END, 4960a23fd8SSummer Qin TZC_REGION_S_RDWR, JUNO_VPU_TZC_PRIV_ACCESS}, 5060a23fd8SSummer Qin {JUNO_AP_TZC_SHARE_DRAM1_BASE, JUNO_AP_TZC_SHARE_DRAM1_END, 5160a23fd8SSummer Qin TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS}, 5260a23fd8SSummer Qin {ARM_DRAM2_BASE, ARM_DRAM2_END, 5360a23fd8SSummer Qin TZC_REGION_S_NONE, JUNO_MEDIA_TZC_NS_DEV_ACCESS}, 5460a23fd8SSummer Qin {}, 5560a23fd8SSummer Qin }; 5660a23fd8SSummer Qin 5760a23fd8SSummer Qin /******************************************************************************* 5860a23fd8SSummer Qin * Program dp650 to configure NSAID value for protected mode. 5960a23fd8SSummer Qin ******************************************************************************/ 6060a23fd8SSummer Qin static void init_dp650(void) 6160a23fd8SSummer Qin { 6260a23fd8SSummer Qin mmio_write_32(DP650_BASE + DP650_PROT_NSAID_OFFSET, 6360a23fd8SSummer Qin DP650_PROT_NSAID_CONFIG); 6460a23fd8SSummer Qin } 6560a23fd8SSummer Qin 6660a23fd8SSummer Qin /******************************************************************************* 6760a23fd8SSummer Qin * Program v550 to configure NSAID value for protected mode. 6860a23fd8SSummer Qin ******************************************************************************/ 6960a23fd8SSummer Qin static void init_v550(void) 7060a23fd8SSummer Qin { 7160a23fd8SSummer Qin /* 7260a23fd8SSummer Qin * bits[31:28] is for PRIVATE, 7360a23fd8SSummer Qin * bits[27:24] is for OUTBUF, 7460a23fd8SSummer Qin * bits[23:20] is for PROTECTED. 7560a23fd8SSummer Qin */ 7660a23fd8SSummer Qin mmio_write_32(V550_BASE + V550_PROTCTRL_OFFSET, V550_PROTCTRL_CONFIG); 7760a23fd8SSummer Qin } 7860a23fd8SSummer Qin 7960a23fd8SSummer Qin #endif /* JUNO_TZMP1 */ 8085135283SDan Handley 8185135283SDan Handley /******************************************************************************* 8285135283SDan Handley * Set up the MMU-401 SSD tables. The power-on configuration has all stream IDs 8385135283SDan Handley * assigned to Non-Secure except some for the DMA-330. Assign those back to the 8485135283SDan Handley * Non-Secure world as well, otherwise EL1 may end up erroneously generating 8585135283SDan Handley * (untranslated) Secure transactions if it turns the SMMU on. 8685135283SDan Handley ******************************************************************************/ 8785135283SDan Handley static void init_mmu401(void) 8885135283SDan Handley { 8985135283SDan Handley uint32_t reg = mmio_read_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET); 9085135283SDan Handley reg |= 0x1FF; 9185135283SDan Handley mmio_write_32(MMU401_DMA330_BASE + MMU401_SSD_OFFSET, reg); 9285135283SDan Handley } 9385135283SDan Handley 9485135283SDan Handley /******************************************************************************* 95883852caSVikram Kanigiri * Program CSS-NIC400 to allow non-secure access to some CSS regions. 96883852caSVikram Kanigiri ******************************************************************************/ 97883852caSVikram Kanigiri static void css_init_nic400(void) 98883852caSVikram Kanigiri { 99883852caSVikram Kanigiri /* Note: This is the NIC-400 device on the CSS */ 100883852caSVikram Kanigiri mmio_write_32(PLAT_SOC_CSS_NIC400_BASE + 101883852caSVikram Kanigiri NIC400_ADDR_CTRL_SECURITY_REG(CSS_NIC400_SLAVE_BOOTSECURE), 102883852caSVikram Kanigiri ~0); 103883852caSVikram Kanigiri } 104883852caSVikram Kanigiri 105883852caSVikram Kanigiri /******************************************************************************* 10609fad498Sdp-arm * Initialize debug configuration. 10709fad498Sdp-arm ******************************************************************************/ 10809fad498Sdp-arm static void init_debug_cfg(void) 10909fad498Sdp-arm { 11009fad498Sdp-arm #if !DEBUG 11109fad498Sdp-arm /* Set internal drive selection for SPIDEN. */ 11209fad498Sdp-arm mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_SET, 11309fad498Sdp-arm 1U << SPIDEN_SEL_SET_SHIFT); 11409fad498Sdp-arm 11509fad498Sdp-arm /* Drive SPIDEN LOW to disable invasive debug of secure state. */ 11609fad498Sdp-arm mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_CLR, 11709fad498Sdp-arm 1U << SPIDEN_INT_CLR_SHIFT); 118*63ca6bbaSZelalem 119*63ca6bbaSZelalem /* Set internal drive selection for SPNIDEN. */ 120*63ca6bbaSZelalem mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_SET, 121*63ca6bbaSZelalem 1U << SPNIDEN_SEL_SET_SHIFT); 122*63ca6bbaSZelalem 123*63ca6bbaSZelalem /* Drive SPNIDEN LOW to disable non-invasive debug of secure state. */ 124*63ca6bbaSZelalem mmio_write_32(SSC_REG_BASE + SSC_DBGCFG_CLR, 125*63ca6bbaSZelalem 1U << SPNIDEN_INT_CLR_SHIFT); 12609fad498Sdp-arm #endif 12709fad498Sdp-arm } 12809fad498Sdp-arm 12909fad498Sdp-arm /******************************************************************************* 13085135283SDan Handley * Initialize the secure environment. 13185135283SDan Handley ******************************************************************************/ 13285135283SDan Handley void plat_arm_security_setup(void) 13385135283SDan Handley { 13409fad498Sdp-arm /* Initialize debug configuration */ 13509fad498Sdp-arm init_debug_cfg(); 13685135283SDan Handley /* Initialize the TrustZone Controller */ 13760a23fd8SSummer Qin #ifdef JUNO_TZMP1 1384ed16765SSuyash Pathak arm_tzc400_setup(PLAT_ARM_TZC_BASE, juno_tzmp1_tzc_regions); 13960a23fd8SSummer Qin INFO("TZC protected shared memory base address for TZMP usecase: %p\n", 14060a23fd8SSummer Qin (void *)JUNO_AP_TZC_SHARE_DRAM1_BASE); 14160a23fd8SSummer Qin INFO("TZC protected shared memory end address for TZMP usecase: %p\n", 14260a23fd8SSummer Qin (void *)JUNO_AP_TZC_SHARE_DRAM1_END); 14360a23fd8SSummer Qin #else 1444ed16765SSuyash Pathak arm_tzc400_setup(PLAT_ARM_TZC_BASE, NULL); 14560a23fd8SSummer Qin #endif 146883852caSVikram Kanigiri /* Do ARM CSS internal NIC setup */ 147883852caSVikram Kanigiri css_init_nic400(); 14885135283SDan Handley /* Do ARM CSS SoC security setup */ 14985135283SDan Handley soc_css_security_setup(); 15085135283SDan Handley /* Initialize the SMMU SSD tables */ 15185135283SDan Handley init_mmu401(); 15260a23fd8SSummer Qin #ifdef JUNO_TZMP1 15360a23fd8SSummer Qin init_dp650(); 15460a23fd8SSummer Qin init_v550(); 15560a23fd8SSummer Qin #endif 15685135283SDan Handley } 1572374ab17SAmbroise Vincent 1582374ab17SAmbroise Vincent #if TRUSTED_BOARD_BOOT 1592374ab17SAmbroise Vincent int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) 1602374ab17SAmbroise Vincent { 1619580f9bdSLouis Mayencourt assert(heap_addr != NULL); 1629580f9bdSLouis Mayencourt assert(heap_size != NULL); 1639580f9bdSLouis Mayencourt 1649580f9bdSLouis Mayencourt return arm_get_mbedtls_heap(heap_addr, heap_size); 1652374ab17SAmbroise Vincent } 1662374ab17SAmbroise Vincent #endif 167