xref: /rk3399_ARM-atf/plat/arm/board/juno/juno_bl31_setup.c (revision e9a457f4abf5e3849c863c7395dc3d973c033926)
15d5fb10fSMikael Olsson /*
2b6e6e2e6SJayanth Dodderi Chidanand  * Copyright (c) 2021-2025, Arm Limited and Contributors. All rights reserved.
35d5fb10fSMikael Olsson  *
45d5fb10fSMikael Olsson  * SPDX-License-Identifier: BSD-3-Clause
55d5fb10fSMikael Olsson  */
65d5fb10fSMikael Olsson 
75d5fb10fSMikael Olsson #include <assert.h>
85d5fb10fSMikael Olsson 
95d5fb10fSMikael Olsson #include <common/debug.h>
105d5fb10fSMikael Olsson #include <lib/fconf/fconf.h>
115d5fb10fSMikael Olsson #include <lib/fconf/fconf_dyn_cfg_getter.h>
125d5fb10fSMikael Olsson 
135d5fb10fSMikael Olsson #include <plat/arm/common/plat_arm.h>
14*e9a457f4SYeoreum Yun #include <platform_def.h>
155d5fb10fSMikael Olsson 
165d5fb10fSMikael Olsson void __init bl31_early_platform_setup2(u_register_t arg0,
175d5fb10fSMikael Olsson 		u_register_t arg1, u_register_t arg2, u_register_t arg3)
185d5fb10fSMikael Olsson {
195d5fb10fSMikael Olsson 	const struct dyn_cfg_dtb_info_t *soc_fw_config_info;
205d5fb10fSMikael Olsson 
215d5fb10fSMikael Olsson 	INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1);
225d5fb10fSMikael Olsson 
235d5fb10fSMikael Olsson 	/* Fill the properties struct with the info from the config dtb */
245d5fb10fSMikael Olsson 	fconf_populate("FW_CONFIG", arg1);
255d5fb10fSMikael Olsson 
265d5fb10fSMikael Olsson 	soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID);
275d5fb10fSMikael Olsson 	if (soc_fw_config_info != NULL) {
285d5fb10fSMikael Olsson 		arg1 = soc_fw_config_info->config_addr;
295d5fb10fSMikael Olsson 	}
305d5fb10fSMikael Olsson 
31b6e6e2e6SJayanth Dodderi Chidanand 	arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
325d5fb10fSMikael Olsson 
335d5fb10fSMikael Olsson 	/*
345d5fb10fSMikael Olsson 	 * Initialize Interconnect for this cluster during cold boot.
355d5fb10fSMikael Olsson 	 * No need for locks as no other CPU is active.
365d5fb10fSMikael Olsson 	 */
375d5fb10fSMikael Olsson 	plat_arm_interconnect_init();
385d5fb10fSMikael Olsson 
395d5fb10fSMikael Olsson 	/*
405d5fb10fSMikael Olsson 	 * Enable Interconnect coherency for the primary CPU's cluster.
415d5fb10fSMikael Olsson 	 * Earlier bootloader stages might already do this (e.g. Trusted
425d5fb10fSMikael Olsson 	 * Firmware's BL1 does it) but we can't assume so. There is no harm in
435d5fb10fSMikael Olsson 	 * executing this code twice anyway.
445d5fb10fSMikael Olsson 	 * Platform specific PSCI code will enable coherency for other
455d5fb10fSMikael Olsson 	 * clusters.
465d5fb10fSMikael Olsson 	 */
475d5fb10fSMikael Olsson 	plat_arm_interconnect_enter_coherency();
485d5fb10fSMikael Olsson }
495d5fb10fSMikael Olsson 
505d5fb10fSMikael Olsson void __init bl31_plat_arch_setup(void)
515d5fb10fSMikael Olsson {
525d5fb10fSMikael Olsson 	arm_bl31_plat_arch_setup();
535d5fb10fSMikael Olsson 
545d5fb10fSMikael Olsson 	/* HW_CONFIG was also loaded by BL2 */
555d5fb10fSMikael Olsson 	const struct dyn_cfg_dtb_info_t *hw_config_info;
565d5fb10fSMikael Olsson 
575d5fb10fSMikael Olsson 	hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
585d5fb10fSMikael Olsson 	assert(hw_config_info != NULL);
595d5fb10fSMikael Olsson 
605d5fb10fSMikael Olsson 	fconf_populate("HW_CONFIG", hw_config_info->config_addr);
615d5fb10fSMikael Olsson }
62