1 /* 2 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef __PLATFORM_DEF_H__ 8 #define __PLATFORM_DEF_H__ 9 10 #include <arm_def.h> 11 #include <board_arm_def.h> 12 #include <board_css_def.h> 13 #include <common_def.h> 14 #include <css_def.h> 15 #include <soc_css_def.h> 16 #include <tzc400.h> 17 #include <v2m_def.h> 18 #include "../juno_def.h" 19 20 /* Required platform porting definitions */ 21 /* Juno supports system power domain */ 22 #define PLAT_MAX_PWR_LVL ARM_PWR_LVL2 23 #define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \ 24 JUNO_CLUSTER_COUNT + \ 25 PLATFORM_CORE_COUNT) 26 #define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \ 27 JUNO_CLUSTER1_CORE_COUNT) 28 29 /* Cryptocell HW Base address */ 30 #define PLAT_CRYPTOCELL_BASE 0x60050000 31 32 /* 33 * Other platform porting definitions are provided by included headers 34 */ 35 36 /* 37 * Required ARM standard platform porting definitions 38 */ 39 #define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT 40 41 /* Use the bypass address */ 42 #define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET 43 44 /* 45 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB 46 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of 47 * flash 48 */ 49 #if TRUSTED_BOARD_BOOT 50 #define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000 51 #else 52 #define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000 53 #endif /* TRUSTED_BOARD_BOOT */ 54 55 /* 56 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values 57 * defined for ARM development platforms. 58 */ 59 #if ARM_BOARD_OPTIMISE_MEM 60 /* 61 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the 62 * plat_arm_mmap array defined for each BL stage. 63 */ 64 #ifdef IMAGE_BL1 65 # define PLAT_ARM_MMAP_ENTRIES 7 66 # define MAX_XLAT_TABLES 4 67 #endif 68 69 #ifdef IMAGE_BL2 70 #ifdef SPD_opteed 71 # define PLAT_ARM_MMAP_ENTRIES 9 72 # define MAX_XLAT_TABLES 4 73 #else 74 # define PLAT_ARM_MMAP_ENTRIES 8 75 # define MAX_XLAT_TABLES 3 76 #endif 77 #endif 78 79 #ifdef IMAGE_BL2U 80 # define PLAT_ARM_MMAP_ENTRIES 4 81 # define MAX_XLAT_TABLES 3 82 #endif 83 84 #ifdef IMAGE_BL31 85 # if CSS_USE_SCMI_DRIVER 86 # define PLAT_ARM_MMAP_ENTRIES 6 87 # define MAX_XLAT_TABLES 3 88 # else 89 # define PLAT_ARM_MMAP_ENTRIES 5 90 # define MAX_XLAT_TABLES 2 91 # endif 92 #endif 93 94 #ifdef IMAGE_BL32 95 # define PLAT_ARM_MMAP_ENTRIES 5 96 # define MAX_XLAT_TABLES 4 97 #endif 98 99 /* 100 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 101 * plus a little space for growth. 102 */ 103 #if TRUSTED_BOARD_BOOT 104 # define PLAT_ARM_MAX_BL1_RW_SIZE 0x9000 105 #else 106 # define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000 107 #endif 108 109 /* 110 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a 111 * little space for growth. 112 */ 113 #if TRUSTED_BOARD_BOOT 114 # define PLAT_ARM_MAX_BL2_SIZE 0x18000 115 #else 116 # define PLAT_ARM_MAX_BL2_SIZE 0xC000 117 #endif 118 119 /* 120 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a 121 * little space for growth. 122 */ 123 #define PLAT_ARM_MAX_BL31_SIZE 0x1D000 124 125 #endif /* ARM_BOARD_OPTIMISE_MEM */ 126 127 /* CCI related constants */ 128 #define PLAT_ARM_CCI_BASE 0x2c090000 129 #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4 130 #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3 131 132 /* System timer related constants */ 133 #define PLAT_ARM_NSTIMER_FRAME_ID 1 134 135 /* TZC related constants */ 136 #define PLAT_ARM_TZC_BASE 0x2a4a0000 137 #define PLAT_ARM_TZC_NS_DEV_ACCESS ( \ 138 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \ 139 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \ 140 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \ 141 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \ 142 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \ 143 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \ 144 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \ 145 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \ 146 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \ 147 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT)) 148 149 /* 150 * Required ARM CSS based platform porting definitions 151 */ 152 153 /* GIC related constants (no GICR in GIC-400) */ 154 #define PLAT_ARM_GICD_BASE 0x2c010000 155 #define PLAT_ARM_GICC_BASE 0x2c02f000 156 #define PLAT_ARM_GICH_BASE 0x2c04f000 157 #define PLAT_ARM_GICV_BASE 0x2c06f000 158 159 /* MHU related constants */ 160 #define PLAT_CSS_MHU_BASE 0x2b1f0000 161 162 /* 163 * Base address of the first memory region used for communication between AP 164 * and SCP. Used by the BOM and SCPI protocols. 165 * 166 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which 167 * means the SCP/AP configuration data gets overwritten when the AP initiates 168 * communication with the SCP. The configuration data is expected to be a 169 * 32-bit word on all CSS platforms. On Juno, part of this configuration is 170 * which CPU is the primary, according to the shift and mask definitions below. 171 */ 172 #define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80) 173 #define PLAT_CSS_PRIMARY_CPU_SHIFT 8 174 #define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4 175 176 /* 177 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current 178 * SCP_BL2 size plus a little space for growth. 179 */ 180 #define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000 181 182 /* 183 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current 184 * SCP_BL2U size plus a little space for growth. 185 */ 186 #define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000 187 188 /* 189 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 190 * terminology. On a GICv2 system or mode, the lists will be merged and treated 191 * as Group 0 interrupts. 192 */ 193 #define PLAT_ARM_G1S_IRQS CSS_G1S_IRQS, \ 194 ARM_G1S_IRQS, \ 195 JUNO_IRQ_DMA_SMMU, \ 196 JUNO_IRQ_HDLCD0_SMMU, \ 197 JUNO_IRQ_HDLCD1_SMMU, \ 198 JUNO_IRQ_USB_SMMU, \ 199 JUNO_IRQ_THIN_LINKS_SMMU, \ 200 JUNO_IRQ_SEC_I2C, \ 201 JUNO_IRQ_GPU_SMMU_1, \ 202 JUNO_IRQ_ETR_SMMU 203 204 #define PLAT_ARM_G0_IRQS ARM_G0_IRQS 205 206 /* 207 * Required ARM CSS SoC based platform porting definitions 208 */ 209 210 /* CSS SoC NIC-400 Global Programmers View (GPV) */ 211 #define PLAT_SOC_CSS_NIC400_BASE 0x2a000000 212 213 #endif /* __PLATFORM_DEF_H__ */ 214