xref: /rk3399_ARM-atf/plat/arm/board/juno/include/platform_def.h (revision 1dcc28cfbac5dae3992ad9581f9ea68f6cb339c1)
1 /*
2  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef __PLATFORM_DEF_H__
8 #define __PLATFORM_DEF_H__
9 
10 /* Enable the dynamic translation tables library. */
11 #ifdef AARCH32
12 # if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13 #  define PLAT_XLAT_TABLES_DYNAMIC     1
14 # endif
15 #else
16 # if defined(IMAGE_BL31) && RESET_TO_BL31
17 #  define PLAT_XLAT_TABLES_DYNAMIC     1
18 # endif
19 #endif /* AARCH32 */
20 
21 
22 #include <arm_def.h>
23 #include <board_arm_def.h>
24 #include <board_css_def.h>
25 #include <common_def.h>
26 #include <css_def.h>
27 #if TRUSTED_BOARD_BOOT
28 #include <mbedtls_config.h>
29 #endif
30 #include <soc_css_def.h>
31 #include <tzc400.h>
32 #include <v2m_def.h>
33 #include "../juno_def.h"
34 
35 /* Required platform porting definitions */
36 /* Juno supports system power domain */
37 #define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
38 #define PLAT_NUM_PWR_DOMAINS		(ARM_SYSTEM_COUNT + \
39 					JUNO_CLUSTER_COUNT + \
40 					PLATFORM_CORE_COUNT)
41 #define PLATFORM_CORE_COUNT		(JUNO_CLUSTER0_CORE_COUNT + \
42 					JUNO_CLUSTER1_CORE_COUNT)
43 
44 /* Cryptocell HW Base address */
45 #define PLAT_CRYPTOCELL_BASE		0x60050000
46 
47 /*
48  * Other platform porting definitions are provided by included headers
49  */
50 
51 /*
52  * Required ARM standard platform porting definitions
53  */
54 #define PLAT_ARM_CLUSTER_COUNT		JUNO_CLUSTER_COUNT
55 
56 /* Use the bypass address */
57 #define PLAT_ARM_TRUSTED_ROM_BASE	V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
58 
59 #define NSRAM_BASE			0x2e000000
60 #define NSRAM_SIZE			0x00008000	/* 32KB */
61 
62 /* virtual address used by dynamic mem_protect for chunk_base */
63 #define PLAT_ARM_MEM_PROTEC_VA_FRAME	0xc0000000
64 
65 /*
66  * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
67  * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
68  * flash
69  */
70 #define PLAT_ARM_MAX_ROMLIB_RO_SIZE	0
71 
72 #if TRUSTED_BOARD_BOOT
73 #define PLAT_ARM_TRUSTED_ROM_SIZE	0x00020000
74 #else
75 #define PLAT_ARM_TRUSTED_ROM_SIZE	0x00010000
76 #endif /* TRUSTED_BOARD_BOOT */
77 
78 /*
79  * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
80  * plat_arm_mmap array defined for each BL stage.
81  */
82 #ifdef IMAGE_BL1
83 # define PLAT_ARM_MMAP_ENTRIES		7
84 # define MAX_XLAT_TABLES		4
85 #endif
86 
87 #ifdef IMAGE_BL2
88 #ifdef SPD_opteed
89 # define PLAT_ARM_MMAP_ENTRIES		11
90 # define MAX_XLAT_TABLES		5
91 #else
92 # define PLAT_ARM_MMAP_ENTRIES		10
93 # define MAX_XLAT_TABLES		4
94 #endif
95 #endif
96 
97 #ifdef IMAGE_BL2U
98 # define PLAT_ARM_MMAP_ENTRIES		5
99 # define MAX_XLAT_TABLES		3
100 #endif
101 
102 #ifdef IMAGE_BL31
103 #  define PLAT_ARM_MMAP_ENTRIES		7
104 #  define MAX_XLAT_TABLES		3
105 #endif
106 
107 #ifdef IMAGE_BL32
108 # define PLAT_ARM_MMAP_ENTRIES		6
109 # define MAX_XLAT_TABLES		4
110 #endif
111 
112 /*
113  * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
114  * plus a little space for growth.
115  */
116 #if TRUSTED_BOARD_BOOT
117 # define PLAT_ARM_MAX_BL1_RW_SIZE	0xB000
118 #else
119 # define PLAT_ARM_MAX_BL1_RW_SIZE	0x6000
120 #endif
121 
122 /*
123  * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
124  */
125 #if USE_ROMLIB
126 #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	0x1000
127 #else
128 #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	0
129 #endif
130 
131 /*
132  * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
133  * little space for growth.
134  */
135 #if TRUSTED_BOARD_BOOT
136 #if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
137 # define PLAT_ARM_MAX_BL2_SIZE		0x1F000
138 #elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
139 # define PLAT_ARM_MAX_BL2_SIZE		0x1D000
140 #else
141 # define PLAT_ARM_MAX_BL2_SIZE		0x1C000
142 #endif
143 #else
144 # define PLAT_ARM_MAX_BL2_SIZE		0xE000
145 #endif
146 
147 /*
148  * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
149  * calculated using the current BL31 PROGBITS debug size plus the sizes of
150  * BL2 and BL1-RW.  SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
151  * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
152  */
153 #define PLAT_ARM_MAX_BL31_SIZE		0x3E000
154 
155 #if JUNO_AARCH32_EL3_RUNTIME
156 /*
157  * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
158  * calculated using the current BL32 PROGBITS debug size plus the sizes of
159  * BL2 and BL1-RW.  SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
160  * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
161  */
162 #define PLAT_ARM_MAX_BL32_SIZE		0x3E000
163 #endif
164 
165 /*
166  * Since free SRAM space is scant, enable the ASSERTION message size
167  * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
168  */
169 #define PLAT_LOG_LEVEL_ASSERT		40
170 
171 /* CCI related constants */
172 #define PLAT_ARM_CCI_BASE		0x2c090000
173 #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	4
174 #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	3
175 
176 /* System timer related constants */
177 #define PLAT_ARM_NSTIMER_FRAME_ID		1
178 
179 /* TZC related constants */
180 #define PLAT_ARM_TZC_BASE		0x2a4a0000
181 #define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
182 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400)	|	\
183 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE)	|	\
184 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0)	|	\
185 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1)	|	\
186 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB)	|	\
187 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330)	|	\
188 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS)	|	\
189 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP)		|	\
190 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU)	|	\
191 		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
192 
193 /*
194  * Required ARM CSS based platform porting definitions
195  */
196 
197 /* GIC related constants (no GICR in GIC-400) */
198 #define PLAT_ARM_GICD_BASE		0x2c010000
199 #define PLAT_ARM_GICC_BASE		0x2c02f000
200 #define PLAT_ARM_GICH_BASE		0x2c04f000
201 #define PLAT_ARM_GICV_BASE		0x2c06f000
202 
203 /* MHU related constants */
204 #define PLAT_CSS_MHU_BASE		0x2b1f0000
205 
206 /*
207  * Base address of the first memory region used for communication between AP
208  * and SCP. Used by the BOM and SCPI protocols.
209  */
210 #if !CSS_USE_SCMI_SDS_DRIVER
211 /*
212  * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
213  * means the SCP/AP configuration data gets overwritten when the AP initiates
214  * communication with the SCP. The configuration data is expected to be a
215  * 32-bit word on all CSS platforms. On Juno, part of this configuration is
216  * which CPU is the primary, according to the shift and mask definitions below.
217  */
218 #define PLAT_CSS_SCP_COM_SHARED_MEM_BASE	(ARM_TRUSTED_SRAM_BASE + 0x80)
219 #define PLAT_CSS_PRIMARY_CPU_SHIFT		8
220 #define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH		4
221 #endif
222 
223 /*
224  * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
225  * SCP_BL2 size plus a little space for growth.
226  */
227 #define PLAT_CSS_MAX_SCP_BL2_SIZE	0x14000
228 
229 /*
230  * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
231  * SCP_BL2U size plus a little space for growth.
232  */
233 #define PLAT_CSS_MAX_SCP_BL2U_SIZE	0x14000
234 
235 #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
236 	CSS_G1S_IRQ_PROPS(grp), \
237 	ARM_G1S_IRQ_PROPS(grp), \
238 	INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
239 		grp, GIC_INTR_CFG_LEVEL), \
240 	INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
241 		grp, GIC_INTR_CFG_LEVEL), \
242 	INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
243 		grp, GIC_INTR_CFG_LEVEL), \
244 	INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
245 		grp, GIC_INTR_CFG_LEVEL), \
246 	INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
247 		grp, GIC_INTR_CFG_LEVEL), \
248 	INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
249 		grp, GIC_INTR_CFG_LEVEL), \
250 	INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
251 		grp, GIC_INTR_CFG_LEVEL), \
252 	INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
253 		grp, GIC_INTR_CFG_LEVEL)
254 
255 #define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)
256 
257 /*
258  * Required ARM CSS SoC based platform porting definitions
259  */
260 
261 /* CSS SoC NIC-400 Global Programmers View (GPV) */
262 #define PLAT_SOC_CSS_NIC400_BASE	0x2a000000
263 
264 #define PLAT_ARM_PRIVATE_SDEI_EVENTS	ARM_SDEI_PRIVATE_EVENTS
265 #define PLAT_ARM_SHARED_SDEI_EVENTS	ARM_SDEI_SHARED_EVENTS
266 
267 #endif /* __PLATFORM_DEF_H__ */
268