16393c787SUsama Arif /* 2*df960bccSHarrison Mutai * Copyright (c) 2019-2024, Arm Limited. All rights reserved. 36393c787SUsama Arif * 46393c787SUsama Arif * SPDX-License-Identifier: BSD-3-Clause 56393c787SUsama Arif */ 66393c787SUsama Arif 76393c787SUsama Arif #ifndef PLATFORM_DEF_H 86393c787SUsama Arif #define PLATFORM_DEF_H 96393c787SUsama Arif 106393c787SUsama Arif #include <common/tbbr/tbbr_img_def.h> 116393c787SUsama Arif #include <lib/utils_def.h> 126393c787SUsama Arif #include <lib/xlat_tables/xlat_tables_defs.h> 136393c787SUsama Arif #include <plat/arm/board/common/v2m_def.h> 1453adebadSManish V Badarkhe #include <plat/arm/common/smccc_def.h> 156393c787SUsama Arif #include <plat/common/common_def.h> 166393c787SUsama Arif 176393c787SUsama Arif #include "../fvp_ve_def.h" 186393c787SUsama Arif 196393c787SUsama Arif #define ARM_CACHE_WRITEBACK_SHIFT 6 206393c787SUsama Arif 216393c787SUsama Arif /* Memory location options for TSP */ 226393c787SUsama Arif #define ARM_DRAM_ID 2 236393c787SUsama Arif 246393c787SUsama Arif #define ARM_DRAM1_BASE UL(0x80000000) 256393c787SUsama Arif #define ARM_DRAM1_SIZE UL(0x80000000) 266393c787SUsama Arif #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 276393c787SUsama Arif ARM_DRAM1_SIZE - 1) 286393c787SUsama Arif 296bb6015fSSami Mujawar #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE 306393c787SUsama Arif #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE 316393c787SUsama Arif #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ 326393c787SUsama Arif ARM_DRAM2_SIZE - 1) 336393c787SUsama Arif 346393c787SUsama Arif #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE 356393c787SUsama Arif /* 366393c787SUsama Arif * The last 2MB is meant to be NOLOAD and will not be zero 376393c787SUsama Arif * initialized. 386393c787SUsama Arif */ 396393c787SUsama Arif #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 406393c787SUsama Arif 0x00200000) 416393c787SUsama Arif 426393c787SUsama Arif 436393c787SUsama Arif /* The first 4KB of NS DRAM1 are used as shared memory */ 446393c787SUsama Arif #define FVP_VE_SHARED_RAM_BASE ARM_NS_DRAM1_BASE 456393c787SUsama Arif #define FVP_VE_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 466393c787SUsama Arif 476393c787SUsama Arif /* The next 252 kB of NS DRAM is used to load the BL images */ 486393c787SUsama Arif #define ARM_BL_RAM_BASE (FVP_VE_SHARED_RAM_BASE + \ 496393c787SUsama Arif FVP_VE_SHARED_RAM_SIZE) 506393c787SUsama Arif #define ARM_BL_RAM_SIZE (PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE - \ 516393c787SUsama Arif FVP_VE_SHARED_RAM_SIZE) 526393c787SUsama Arif 536393c787SUsama Arif 546393c787SUsama Arif #define ARM_IRQ_SEC_PHY_TIMER 29 556393c787SUsama Arif 566393c787SUsama Arif #define ARM_IRQ_SEC_SGI_0 8 576393c787SUsama Arif #define ARM_IRQ_SEC_SGI_1 9 586393c787SUsama Arif #define ARM_IRQ_SEC_SGI_2 10 596393c787SUsama Arif #define ARM_IRQ_SEC_SGI_3 11 606393c787SUsama Arif #define ARM_IRQ_SEC_SGI_4 12 616393c787SUsama Arif #define ARM_IRQ_SEC_SGI_5 13 626393c787SUsama Arif #define ARM_IRQ_SEC_SGI_6 14 636393c787SUsama Arif #define ARM_IRQ_SEC_SGI_7 15 646393c787SUsama Arif 656393c787SUsama Arif /* 666393c787SUsama Arif * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 676393c787SUsama Arif * terminology. On a GICv2 system or mode, the lists will be merged and treated 686393c787SUsama Arif * as Group 0 interrupts. 696393c787SUsama Arif */ 706393c787SUsama Arif #define ARM_G1S_IRQ_PROPS(grp) \ 716393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 726393c787SUsama Arif GIC_INTR_CFG_LEVEL), \ 736393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 746393c787SUsama Arif GIC_INTR_CFG_EDGE), \ 756393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 766393c787SUsama Arif GIC_INTR_CFG_EDGE), \ 776393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 786393c787SUsama Arif GIC_INTR_CFG_EDGE), \ 796393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 806393c787SUsama Arif GIC_INTR_CFG_EDGE), \ 816393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 826393c787SUsama Arif GIC_INTR_CFG_EDGE), \ 836393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 846393c787SUsama Arif GIC_INTR_CFG_EDGE) 856393c787SUsama Arif 866393c787SUsama Arif #define ARM_G0_IRQ_PROPS(grp) \ 876393c787SUsama Arif INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 886393c787SUsama Arif GIC_INTR_CFG_EDGE) 896393c787SUsama Arif 906393c787SUsama Arif #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 916393c787SUsama Arif FVP_VE_SHARED_RAM_BASE, \ 926393c787SUsama Arif FVP_VE_SHARED_RAM_SIZE, \ 936393c787SUsama Arif MT_DEVICE | MT_RW | MT_SECURE) 946393c787SUsama Arif 956393c787SUsama Arif #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 966393c787SUsama Arif ARM_NS_DRAM1_BASE, \ 976393c787SUsama Arif ARM_NS_DRAM1_SIZE, \ 986393c787SUsama Arif MT_MEMORY | MT_RW | MT_NS) 996393c787SUsama Arif 1006393c787SUsama Arif #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ 1016393c787SUsama Arif ARM_DRAM2_BASE, \ 1026393c787SUsama Arif ARM_DRAM2_SIZE, \ 1036393c787SUsama Arif MT_MEMORY | MT_RW | MT_NS) 1046393c787SUsama Arif 1056393c787SUsama Arif #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ 1066393c787SUsama Arif BL_CODE_BASE, \ 1076393c787SUsama Arif BL_CODE_END - BL_CODE_BASE, \ 1086393c787SUsama Arif MT_CODE | MT_SECURE), \ 1096393c787SUsama Arif MAP_REGION_FLAT( \ 1106393c787SUsama Arif BL_RO_DATA_BASE, \ 1116393c787SUsama Arif BL_RO_DATA_END \ 1126393c787SUsama Arif - BL_RO_DATA_BASE, \ 1136393c787SUsama Arif MT_RO_DATA | MT_SECURE) 1146393c787SUsama Arif 1156393c787SUsama Arif #if USE_COHERENT_MEM 1166393c787SUsama Arif #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 1176393c787SUsama Arif BL_COHERENT_RAM_BASE, \ 1186393c787SUsama Arif BL_COHERENT_RAM_END \ 1196393c787SUsama Arif - BL_COHERENT_RAM_BASE, \ 1206393c787SUsama Arif MT_DEVICE | MT_RW | MT_SECURE) 1216393c787SUsama Arif #endif 1226393c787SUsama Arif 1236393c787SUsama Arif /* 124a07c101aSManish V Badarkhe * Map the region for device tree configuration with read and write permissions 125a07c101aSManish V Badarkhe */ 126a07c101aSManish V Badarkhe #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 127a07c101aSManish V Badarkhe (ARM_FW_CONFIGS_LIMIT \ 128a07c101aSManish V Badarkhe - ARM_BL_RAM_BASE), \ 129a07c101aSManish V Badarkhe MT_MEMORY | MT_RW | MT_SECURE) 130a07c101aSManish V Badarkhe 131a07c101aSManish V Badarkhe 132a07c101aSManish V Badarkhe /* 1336393c787SUsama Arif * The max number of regions like RO(code), coherent and data required by 1346393c787SUsama Arif * different BL stages which need to be mapped in the MMU. 1356393c787SUsama Arif */ 136a07c101aSManish V Badarkhe #define ARM_BL_REGIONS 6 1376393c787SUsama Arif 1386393c787SUsama Arif #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 1396393c787SUsama Arif ARM_BL_REGIONS) 1406393c787SUsama Arif 1416393c787SUsama Arif /* Memory mapped Generic timer interfaces */ 1426393c787SUsama Arif #define FVP_VE_TIMER_BASE_FREQUENCY UL(24000000) 1436393c787SUsama Arif #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) 1446393c787SUsama Arif #define ARM_SYS_CNT_BASE_S UL(0x2a820000) 1456393c787SUsama Arif #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) 1466393c787SUsama Arif 1476393c787SUsama Arif #define ARM_CONSOLE_BAUDRATE 115200 1486393c787SUsama Arif 1496393c787SUsama Arif /* Trusted Watchdog constants */ 1506393c787SUsama Arif #define ARM_SP805_TWDG_BASE UL(0x1C0F0000) 1516393c787SUsama Arif #define ARM_SP805_TWDG_CLK_HZ 32768 1526393c787SUsama Arif /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 1536393c787SUsama Arif * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ 1546393c787SUsama Arif #define ARM_TWDG_TIMEOUT_SEC 128 1556393c787SUsama Arif #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ 1566393c787SUsama Arif ARM_TWDG_TIMEOUT_SEC) 1576393c787SUsama Arif 1586393c787SUsama Arif #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 1596393c787SUsama Arif #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 1606393c787SUsama Arif 161*df960bccSHarrison Mutai /* Define memory configuration for device tree files. */ 162*df960bccSHarrison Mutai #define PLAT_ARM_HW_CONFIG_SIZE U(0x01000000) 163*df960bccSHarrison Mutai 1646393c787SUsama Arif /* 1656393c787SUsama Arif * This macro defines the deepest retention state possible. A higher state 1666393c787SUsama Arif * id will represent an invalid or a power down state. 1676393c787SUsama Arif */ 1686393c787SUsama Arif #define PLAT_MAX_RET_STATE 1 1696393c787SUsama Arif 1706393c787SUsama Arif /* 1716393c787SUsama Arif * This macro defines the deepest power down states possible. Any state ID 1726393c787SUsama Arif * higher than this is invalid. 1736393c787SUsama Arif */ 1746393c787SUsama Arif #define PLAT_MAX_OFF_STATE 2 1756393c787SUsama Arif 1766393c787SUsama Arif /* 1776393c787SUsama Arif * Some data must be aligned on the biggest cache line size in the platform. 1786393c787SUsama Arif * This is known only to the platform as it might have a combination of 1796393c787SUsama Arif * integrated and external caches. 1806393c787SUsama Arif */ 1816393c787SUsama Arif #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 1826393c787SUsama Arif 1836393c787SUsama Arif /* 18404e06973SManish V Badarkhe * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 1856393c787SUsama Arif * and limit. Leave enough space of BL2 meminfo. 1866393c787SUsama Arif */ 18704e06973SManish V Badarkhe #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 188a07c101aSManish V Badarkhe #define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \ 189a07c101aSManish V Badarkhe + (PAGE_SIZE / 2U)) 190a07c101aSManish V Badarkhe 191a07c101aSManish V Badarkhe /* 192a07c101aSManish V Badarkhe * Define limit of firmware configuration memory: 193a07c101aSManish V Badarkhe * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 194a07c101aSManish V Badarkhe */ 195a07c101aSManish V Badarkhe #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2)) 1966393c787SUsama Arif 1976393c787SUsama Arif /******************************************************************************* 1986393c787SUsama Arif * BL1 specific defines. 1996393c787SUsama Arif * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 2006393c787SUsama Arif * addresses. 2016393c787SUsama Arif ******************************************************************************/ 2026393c787SUsama Arif #define BL1_RO_BASE 0x00000000 2036393c787SUsama Arif #define BL1_RO_LIMIT PLAT_ARM_TRUSTED_ROM_SIZE 2046393c787SUsama Arif /* 2056393c787SUsama Arif * Put BL1 RW at the top of the memory allocated for BL images in NS DRAM. 2066393c787SUsama Arif */ 2076393c787SUsama Arif #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 2086393c787SUsama Arif ARM_BL_RAM_SIZE - \ 2096393c787SUsama Arif (PLAT_ARM_MAX_BL1_RW_SIZE)) 2106393c787SUsama Arif #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 2116393c787SUsama Arif (ARM_BL_RAM_SIZE)) 2126393c787SUsama Arif 2136393c787SUsama Arif 2146393c787SUsama Arif /******************************************************************************* 2156393c787SUsama Arif * BL2 specific defines. 2166393c787SUsama Arif ******************************************************************************/ 2176393c787SUsama Arif 2186393c787SUsama Arif /* 2196393c787SUsama Arif * Put BL2 just below BL1. 2206393c787SUsama Arif */ 2216393c787SUsama Arif #define BL2_BASE (BL1_RW_BASE - FVP_VE_MAX_BL2_SIZE) 2226393c787SUsama Arif #define BL2_LIMIT BL1_RW_BASE 2236393c787SUsama Arif 2246393c787SUsama Arif 2256393c787SUsama Arif /* Put BL32 below BL2 in NS DRAM.*/ 22604e06973SManish V Badarkhe #define ARM_BL2_MEM_DESC_BASE ARM_FW_CONFIG_LIMIT 227a07c101aSManish V Badarkhe #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 228a07c101aSManish V Badarkhe + (PAGE_SIZE / 2U)) 2296393c787SUsama Arif 2306393c787SUsama Arif #define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 2316393c787SUsama Arif - PLAT_ARM_MAX_BL32_SIZE) 2326393c787SUsama Arif #define BL32_PROGBITS_LIMIT BL2_BASE 2336393c787SUsama Arif #define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 2346393c787SUsama Arif 2356393c787SUsama Arif /* Required platform porting definitions */ 2365b33ad17SDeepika Bhavnani #define PLATFORM_CORE_COUNT FVP_VE_CLUSTER_COUNT 2376393c787SUsama Arif #define PLAT_NUM_PWR_DOMAINS ((FVP_VE_CLUSTER_COUNT + \ 2385b33ad17SDeepika Bhavnani PLATFORM_CORE_COUNT) + U(1)) 2396393c787SUsama Arif 2406393c787SUsama Arif #define PLAT_MAX_PWR_LVL 2 2416393c787SUsama Arif 2426393c787SUsama Arif /* 2436393c787SUsama Arif * Other platform porting definitions are provided by included headers 2446393c787SUsama Arif */ 2456393c787SUsama Arif 2466393c787SUsama Arif /* 2476393c787SUsama Arif * Required ARM standard platform porting definitions 2486393c787SUsama Arif */ 2496393c787SUsama Arif 2506393c787SUsama Arif #define PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE 0x00040000 /* 256 KB */ 2516393c787SUsama Arif 2526393c787SUsama Arif #define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000 2536393c787SUsama Arif #define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */ 2546393c787SUsama Arif 2556bb6015fSSami Mujawar #define PLAT_ARM_DRAM2_BASE ULL(0x880000000) 2566393c787SUsama Arif #define PLAT_ARM_DRAM2_SIZE ULL(0x80000000) 2576393c787SUsama Arif 2586393c787SUsama Arif /* 2596393c787SUsama Arif * Load address of BL33 for this platform port 2606393c787SUsama Arif */ 2616393c787SUsama Arif #define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + U(0x8000000)) 2626393c787SUsama Arif 2636393c787SUsama Arif /* 2646393c787SUsama Arif * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the 2656393c787SUsama Arif * plat_arm_mmap array defined for each BL stage. 2666393c787SUsama Arif */ 2676393c787SUsama Arif #if defined(IMAGE_BL32) 2686393c787SUsama Arif # define PLAT_ARM_MMAP_ENTRIES 8 2696393c787SUsama Arif # define MAX_XLAT_TABLES 6 2706393c787SUsama Arif #else 2716393c787SUsama Arif # define PLAT_ARM_MMAP_ENTRIES 12 2726393c787SUsama Arif # define MAX_XLAT_TABLES 6 2736393c787SUsama Arif #endif 2746393c787SUsama Arif 2756393c787SUsama Arif /* 2766393c787SUsama Arif * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 2776393c787SUsama Arif * plus a little space for growth. 2786393c787SUsama Arif */ 2796393c787SUsama Arif #define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000 2806393c787SUsama Arif 2816393c787SUsama Arif /* 2826393c787SUsama Arif * FVP_VE_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a 2836393c787SUsama Arif * little space for growth. 2846393c787SUsama Arif */ 2856393c787SUsama Arif #define FVP_VE_MAX_BL2_SIZE 0x11000 2866393c787SUsama Arif 2876393c787SUsama Arif /* 2886393c787SUsama Arif * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is 2896393c787SUsama Arif * calculated using the current SP_MIN PROGBITS debug size plus the sizes of 2906393c787SUsama Arif * BL2 and BL1-RW 2916393c787SUsama Arif */ 2926393c787SUsama Arif #define PLAT_ARM_MAX_BL32_SIZE 0x3B000 2936393c787SUsama Arif /* 2946393c787SUsama Arif 2956393c787SUsama Arif * Size of cacheable stacks 2966393c787SUsama Arif */ 2976393c787SUsama Arif #if defined(IMAGE_BL1) 2986393c787SUsama Arif # define PLATFORM_STACK_SIZE 0x440 2996393c787SUsama Arif #elif defined(IMAGE_BL2) 3006393c787SUsama Arif # define PLATFORM_STACK_SIZE 0x400 3016393c787SUsama Arif #elif defined(IMAGE_BL32) 3026393c787SUsama Arif # define PLATFORM_STACK_SIZE 0x440 3036393c787SUsama Arif #endif 3046393c787SUsama Arif 3056393c787SUsama Arif #define MAX_IO_DEVICES 3 3066393c787SUsama Arif #define MAX_IO_HANDLES 4 3076393c787SUsama Arif 3086393c787SUsama Arif /* Reserve the last block of flash for PSCI MEM PROTECT flag */ 30949e9ac28SManish V Badarkhe #define PLAT_ARM_FLASH_IMAGE_BASE V2M_FLASH1_BASE 31049e9ac28SManish V Badarkhe #define PLAT_ARM_FLASH_IMAGE_MAX_SIZE (V2M_FLASH1_SIZE - V2M_FLASH_BLOCK_SIZE) 3116393c787SUsama Arif 3126393c787SUsama Arif #define PLAT_ARM_NVM_BASE V2M_FLASH1_BASE 3136393c787SUsama Arif #define PLAT_ARM_NVM_SIZE (V2M_FLASH1_SIZE - V2M_FLASH_BLOCK_SIZE) 3146393c787SUsama Arif 3156393c787SUsama Arif /* 3166393c787SUsama Arif * PL011 related constants 3176393c787SUsama Arif */ 3186393c787SUsama Arif #define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE 3196393c787SUsama Arif #define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ 3206393c787SUsama Arif 3216393c787SUsama Arif #define PLAT_ARM_RUN_UART_BASE V2M_IOFPGA_UART1_BASE 3226393c787SUsama Arif #define PLAT_ARM_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ 3236393c787SUsama Arif 3246393c787SUsama Arif #define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE 3256393c787SUsama Arif #define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ 3266393c787SUsama Arif 3276393c787SUsama Arif /* System timer related constants */ 3286393c787SUsama Arif #define PLAT_ARM_NSTIMER_FRAME_ID 1 3296393c787SUsama Arif 3306393c787SUsama Arif /* Mailbox base address */ 3316393c787SUsama Arif #define FVP_VE_TRUSTED_MAILBOX_BASE FVP_VE_SHARED_RAM_BASE 3326393c787SUsama Arif 3336393c787SUsama Arif /* 3346393c787SUsama Arif * GIC related constants to cater for GICv2 3356393c787SUsama Arif */ 3366393c787SUsama Arif #define PLAT_ARM_GICD_BASE VE_GICD_BASE 3376393c787SUsama Arif #define PLAT_ARM_GICC_BASE VE_GICC_BASE 3386393c787SUsama Arif 3396393c787SUsama Arif /* 3406393c787SUsama Arif * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 3416393c787SUsama Arif * terminology. On a GICv2 system or mode, the lists will be merged and treated 3426393c787SUsama Arif * as Group 0 interrupts. 3436393c787SUsama Arif */ 3446393c787SUsama Arif #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 3456393c787SUsama Arif ARM_G1S_IRQ_PROPS(grp), \ 3466393c787SUsama Arif INTR_PROP_DESC(FVP_VE_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 3476393c787SUsama Arif GIC_INTR_CFG_LEVEL), \ 3486393c787SUsama Arif INTR_PROP_DESC(FVP_VE_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 3496393c787SUsama Arif GIC_INTR_CFG_LEVEL) 3506393c787SUsama Arif 3516393c787SUsama Arif #define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp) 3526393c787SUsama Arif 353de8bc83eSManoj Kumar /* 354de8bc83eSManoj Kumar * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes 355de8bc83eSManoj Kumar */ 356402b3cf8SJulius Werner #ifdef __aarch64__ 357de8bc83eSManoj Kumar #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36) 358de8bc83eSManoj Kumar #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36) 359de8bc83eSManoj Kumar #else 360de8bc83eSManoj Kumar #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 361de8bc83eSManoj Kumar #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 362de8bc83eSManoj Kumar #endif 363de8bc83eSManoj Kumar 3646393c787SUsama Arif #endif /* PLATFORM_H */ 365