1# 2# Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7# Use the GICv3 driver on the FVP by default 8FVP_USE_GIC_DRIVER := FVP_GICV3 9 10# Use the SP804 timer instead of the generic one 11FVP_USE_SP804_TIMER := 0 12 13# Default cluster count for FVP 14FVP_CLUSTER_COUNT := 2 15 16# Default number of CPUs per cluster on FVP 17FVP_MAX_CPUS_PER_CLUSTER := 4 18 19# Default number of threads per CPU on FVP 20FVP_MAX_PE_PER_CPU := 1 21 22FVP_DT_PREFIX := fvp-base-gicv3-psci 23 24$(eval $(call assert_boolean,FVP_USE_SP804_TIMER)) 25$(eval $(call add_define,FVP_USE_SP804_TIMER)) 26 27# The FVP platform depends on this macro to build with correct GIC driver. 28$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 29 30# Pass FVP_CLUSTER_COUNT to the build system. 31$(eval $(call add_define,FVP_CLUSTER_COUNT)) 32 33# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 34$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 35 36# Pass FVP_MAX_PE_PER_CPU to the build system. 37$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 38 39# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 40# choose the CCI driver , else the CCN driver 41ifeq ($(FVP_CLUSTER_COUNT), 0) 42$(error "Incorrect cluster count specified for FVP port") 43else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 44FVP_INTERCONNECT_DRIVER := FVP_CCI 45else 46FVP_INTERCONNECT_DRIVER := FVP_CCN 47endif 48 49$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 50 51FVP_GICV3_SOURCES := drivers/arm/gic/common/gic_common.c \ 52 drivers/arm/gic/v3/gicv3_main.c \ 53 drivers/arm/gic/v3/gicv3_helpers.c \ 54 plat/common/plat_gicv3.c \ 55 plat/arm/common/arm_gicv3.c 56 57# Choose the GIC sources depending upon the how the FVP will be invoked 58ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 59FVP_GIC_SOURCES := ${FVP_GICV3_SOURCES} \ 60 drivers/arm/gic/v3/gic500.c 61else ifeq (${FVP_USE_GIC_DRIVER},FVP_GIC600) 62FVP_GIC_SOURCES := ${FVP_GICV3_SOURCES} \ 63 drivers/arm/gic/v3/gic600.c 64else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 65FVP_GIC_SOURCES := drivers/arm/gic/common/gic_common.c \ 66 drivers/arm/gic/v2/gicv2_main.c \ 67 drivers/arm/gic/v2/gicv2_helpers.c \ 68 plat/common/plat_gicv2.c \ 69 plat/arm/common/arm_gicv2.c 70 71FVP_DT_PREFIX := fvp-base-gicv2-psci 72else 73$(error "Incorrect GIC driver chosen on FVP port") 74endif 75 76ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 77FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 78else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 79FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 80 plat/arm/common/arm_ccn.c 81else 82$(error "Incorrect CCN driver chosen on FVP port") 83endif 84 85FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 86 plat/arm/board/fvp/fvp_security.c \ 87 plat/arm/common/arm_tzc400.c 88 89 90PLAT_INCLUDES := -Iplat/arm/board/fvp/include 91 92 93PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 94 95FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 96 97ifeq (${ARCH}, aarch64) 98 99# select a different set of CPU files, depending on whether we compile for 100# hardware assisted coherency cores or not 101ifeq (${HW_ASSISTED_COHERENCY}, 0) 102# Cores used without DSU 103 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 104 lib/cpus/aarch64/cortex_a53.S \ 105 lib/cpus/aarch64/cortex_a57.S \ 106 lib/cpus/aarch64/cortex_a72.S \ 107 lib/cpus/aarch64/cortex_a73.S 108else 109# Cores used with DSU only 110 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 111 # AArch64-only cores 112 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \ 113 lib/cpus/aarch64/cortex_a76ae.S \ 114 lib/cpus/aarch64/cortex_a77.S \ 115 lib/cpus/aarch64/neoverse_n1.S \ 116 lib/cpus/aarch64/neoverse_e1.S \ 117 lib/cpus/aarch64/neoverse_zeus.S \ 118 lib/cpus/aarch64/cortex_hercules.S \ 119 lib/cpus/aarch64/cortex_hercules_ae.S \ 120 lib/cpus/aarch64/cortex_a65.S \ 121 lib/cpus/aarch64/cortex_a65ae.S 122 endif 123 # AArch64/AArch32 cores 124 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 125 lib/cpus/aarch64/cortex_a75.S 126endif 127 128else 129FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S 130endif 131 132BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 133 drivers/arm/sp805/sp805.c \ 134 drivers/delay_timer/delay_timer.c \ 135 drivers/io/io_semihosting.c \ 136 lib/semihosting/semihosting.c \ 137 lib/semihosting/${ARCH}/semihosting_call.S \ 138 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 139 plat/arm/board/fvp/fvp_bl1_setup.c \ 140 plat/arm/board/fvp/fvp_err.c \ 141 plat/arm/board/fvp/fvp_io_storage.c \ 142 plat/arm/board/fvp/fvp_trusted_boot.c \ 143 ${FVP_CPU_LIBS} \ 144 ${FVP_INTERCONNECT_SOURCES} 145 146ifeq (${FVP_USE_SP804_TIMER},1) 147BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 148else 149BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 150endif 151 152 153BL2_SOURCES += drivers/arm/sp805/sp805.c \ 154 drivers/io/io_semihosting.c \ 155 lib/utils/mem_region.c \ 156 lib/semihosting/semihosting.c \ 157 lib/semihosting/${ARCH}/semihosting_call.S \ 158 plat/arm/board/fvp/fvp_bl2_setup.c \ 159 plat/arm/board/fvp/fvp_err.c \ 160 plat/arm/board/fvp/fvp_io_storage.c \ 161 plat/arm/board/fvp/fvp_trusted_boot.c \ 162 plat/arm/common/arm_nor_psci_mem_protect.c \ 163 ${FVP_SECURITY_SOURCES} 164 165 166 167ifeq (${BL2_AT_EL3},1) 168BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 169 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 170 ${FVP_CPU_LIBS} \ 171 ${FVP_INTERCONNECT_SOURCES} 172endif 173 174ifeq (${FVP_USE_SP804_TIMER},1) 175BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 176endif 177 178BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 179 ${FVP_SECURITY_SOURCES} 180 181ifeq (${FVP_USE_SP804_TIMER},1) 182BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 183endif 184 185BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 186 drivers/arm/smmu/smmu_v3.c \ 187 drivers/delay_timer/delay_timer.c \ 188 drivers/cfi/v2m/v2m_flash.c \ 189 lib/utils/mem_region.c \ 190 plat/arm/board/fvp/fvp_bl31_setup.c \ 191 plat/arm/board/fvp/fvp_pm.c \ 192 plat/arm/board/fvp/fvp_topology.c \ 193 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 194 plat/arm/common/arm_nor_psci_mem_protect.c \ 195 ${FVP_CPU_LIBS} \ 196 ${FVP_GIC_SOURCES} \ 197 ${FVP_INTERCONNECT_SOURCES} \ 198 ${FVP_SECURITY_SOURCES} 199 200ifeq (${FVP_USE_SP804_TIMER},1) 201BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 202else 203BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 204endif 205 206# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 207ifdef UNIX_MK 208FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 209FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 210 ${PLAT}_tb_fw_config.dts \ 211 ${PLAT}_soc_fw_config.dts \ 212 ${PLAT}_nt_fw_config.dts \ 213 ) 214 215FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 216FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 217FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 218 219ifeq (${SPD},tspd) 220FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 221FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 222 223# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 224$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config)) 225endif 226 227# Add the TB_FW_CONFIG to FIP and specify the same to certtool 228$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config)) 229# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 230$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config)) 231# Add the NT_FW_CONFIG to FIP and specify the same to certtool 232$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config)) 233 234FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 235$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 236 237# Add the HW_CONFIG to FIP and specify the same to certtool 238$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config)) 239endif 240 241# Enable Activity Monitor Unit extensions by default 242ENABLE_AMU := 1 243 244# Enable dynamic mitigation support by default 245DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 246 247ifneq (${RESET_TO_BL31},1) 248# Enable reclaiming of BL31 initialisation code for secondary cores stacks for 249# FVP. We cannot enable PIE for this case because the overlayed init section 250# creates some dynamic relocations which cannot be handled by the fixup 251# logic currently. 252RECLAIM_INIT_CODE := 1 253else 254# Enable PIE support when RESET_TO_BL31=1 255ENABLE_PIE := 1 256endif 257 258ifeq (${ENABLE_AMU},1) 259BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 260 lib/cpus/aarch64/cpuamu_helpers.S 261 262ifeq (${HW_ASSISTED_COHERENCY}, 1) 263BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 264 lib/cpus/aarch64/neoverse_n1_pubsub.c 265endif 266endif 267 268ifeq (${RAS_EXTENSION},1) 269BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 270endif 271 272ifneq (${ENABLE_STACK_PROTECTOR},0) 273PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 274endif 275 276ifeq (${ARCH},aarch32) 277 NEED_BL32 := yes 278endif 279 280# Enable the dynamic translation tables library. 281ifeq (${ARCH},aarch32) 282 ifeq (${RESET_TO_SP_MIN},1) 283 BL32_CFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC=1 284 endif 285else # if AArch64 286 ifeq (${RESET_TO_BL31},1) 287 BL31_CFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC=1 288 endif 289 ifeq (${ENABLE_SPM},1) 290 ifeq (${SPM_MM},0) 291 BL31_CFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC=1 292 endif 293 endif 294 ifeq (${SPD},trusty) 295 BL31_CFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC=1 296 endif 297endif 298 299# Add support for platform supplied linker script for BL31 build 300$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 301 302ifneq (${BL2_AT_EL3}, 0) 303 override BL1_SOURCES = 304endif 305 306include plat/arm/board/common/board_common.mk 307include plat/arm/common/arm_common.mk 308 309# FVP being a development platform, enable capability to disable Authentication 310# dynamically if TRUSTED_BOARD_BOOT is set. 311ifeq (${TRUSTED_BOARD_BOOT}, 1) 312 DYN_DISABLE_AUTH := 1 313endif 314