xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_pm.c (revision 71e7a4e568e5f73f67cb571e6dfab3015b986c7b)
13fc4124cSDan Handley /*
2f145403cSRoberto Vargas  * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
33fc4124cSDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53fc4124cSDan Handley  */
63fc4124cSDan Handley 
73fc4124cSDan Handley #include <arch_helpers.h>
83fc4124cSDan Handley #include <arm_config.h>
93fc4124cSDan Handley #include <assert.h>
103fc4124cSDan Handley #include <debug.h>
113fc4124cSDan Handley #include <errno.h>
12e35a3fb5SSoby Mathew #include <gicv3.h>
133fc4124cSDan Handley #include <mmio.h>
143fc4124cSDan Handley #include <plat_arm.h>
154adb10c1SIsla Mitchell #include <platform.h>
163fc4124cSDan Handley #include <psci.h>
173fc4124cSDan Handley #include <v2m_def.h>
183fc4124cSDan Handley #include "drivers/pwrc/fvp_pwrc.h"
193fc4124cSDan Handley #include "fvp_def.h"
203fc4124cSDan Handley #include "fvp_private.h"
213fc4124cSDan Handley 
223fc4124cSDan Handley 
232204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC
242204afdeSSoby Mathew /*
252204afdeSSoby Mathew  *  The table storing the valid idle power states. Ensure that the
262204afdeSSoby Mathew  *  array entries are populated in ascending order of state-id to
272204afdeSSoby Mathew  *  enable us to use binary search during power state validation.
282204afdeSSoby Mathew  *  The table must be terminated by a NULL entry.
292204afdeSSoby Mathew  */
302204afdeSSoby Mathew const unsigned int arm_pm_idle_states[] = {
312204afdeSSoby Mathew 	/* State-id - 0x01 */
322204afdeSSoby Mathew 	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RET,
332204afdeSSoby Mathew 			ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
342204afdeSSoby Mathew 	/* State-id - 0x02 */
352204afdeSSoby Mathew 	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
362204afdeSSoby Mathew 			ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
372204afdeSSoby Mathew 	/* State-id - 0x22 */
382204afdeSSoby Mathew 	arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
392204afdeSSoby Mathew 			ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
40e35a3fb5SSoby Mathew 	/* State-id - 0x222 */
41e35a3fb5SSoby Mathew 	arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
42e35a3fb5SSoby Mathew 		ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
432204afdeSSoby Mathew 	0,
442204afdeSSoby Mathew };
452204afdeSSoby Mathew #endif
462204afdeSSoby Mathew 
473fc4124cSDan Handley /*******************************************************************************
483fc4124cSDan Handley  * Function which implements the common FVP specific operations to power down a
493fc4124cSDan Handley  * cluster in response to a CPU_OFF or CPU_SUSPEND request.
503fc4124cSDan Handley  ******************************************************************************/
513fc4124cSDan Handley static void fvp_cluster_pwrdwn_common(void)
523fc4124cSDan Handley {
533fc4124cSDan Handley 	uint64_t mpidr = read_mpidr_el1();
543fc4124cSDan Handley 
55d832aee9Sdp-arm #if ENABLE_SPE_FOR_LOWER_ELS
56d832aee9Sdp-arm 	/*
57d832aee9Sdp-arm 	 * On power down we need to disable statistical profiling extensions
58d832aee9Sdp-arm 	 * before exiting coherency.
59d832aee9Sdp-arm 	 */
60d832aee9Sdp-arm 	arm_disable_spe();
61d832aee9Sdp-arm #endif
62d832aee9Sdp-arm 
633fc4124cSDan Handley 	/* Disable coherency if this cluster is to be turned off */
646355f234SVikram Kanigiri 	fvp_interconnect_disable();
653fc4124cSDan Handley 
663fc4124cSDan Handley 	/* Program the power controller to turn the cluster off */
673fc4124cSDan Handley 	fvp_pwrc_write_pcoffr(mpidr);
683fc4124cSDan Handley }
693fc4124cSDan Handley 
70e35a3fb5SSoby Mathew /*
71e35a3fb5SSoby Mathew  * Empty implementation of these hooks avoid setting the GICR_WAKER.Sleep bit
72e35a3fb5SSoby Mathew  * on ARM GICv3 implementations on FVP. This is required, because FVP does not
73e35a3fb5SSoby Mathew  * support SYSTEM_SUSPEND and it is `faked` in firmware. Hence, for wake up
74e35a3fb5SSoby Mathew  * from `fake` system suspend the GIC must not be powered off.
75e35a3fb5SSoby Mathew  */
76e35a3fb5SSoby Mathew void arm_gicv3_distif_pre_save(unsigned int proc_num)
77e35a3fb5SSoby Mathew {}
78e35a3fb5SSoby Mathew 
79e35a3fb5SSoby Mathew void arm_gicv3_distif_post_restore(unsigned int proc_num)
80e35a3fb5SSoby Mathew {}
81e35a3fb5SSoby Mathew 
82f14d1886SSoby Mathew static void fvp_power_domain_on_finish_common(const psci_power_state_t *target_state)
83f14d1886SSoby Mathew {
84f14d1886SSoby Mathew 	unsigned long mpidr;
85f14d1886SSoby Mathew 
86f14d1886SSoby Mathew 	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
87f14d1886SSoby Mathew 					ARM_LOCAL_STATE_OFF);
88f14d1886SSoby Mathew 
89f14d1886SSoby Mathew 	/* Get the mpidr for this cpu */
90f14d1886SSoby Mathew 	mpidr = read_mpidr_el1();
91f14d1886SSoby Mathew 
92f14d1886SSoby Mathew 	/* Perform the common cluster specific operations */
93f14d1886SSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
94f14d1886SSoby Mathew 					ARM_LOCAL_STATE_OFF) {
95f14d1886SSoby Mathew 		/*
96f14d1886SSoby Mathew 		 * This CPU might have woken up whilst the cluster was
97f14d1886SSoby Mathew 		 * attempting to power down. In this case the FVP power
98f14d1886SSoby Mathew 		 * controller will have a pending cluster power off request
99f14d1886SSoby Mathew 		 * which needs to be cleared by writing to the PPONR register.
100f14d1886SSoby Mathew 		 * This prevents the power controller from interpreting a
101f14d1886SSoby Mathew 		 * subsequent entry of this cpu into a simple wfi as a power
102f14d1886SSoby Mathew 		 * down request.
103f14d1886SSoby Mathew 		 */
104f14d1886SSoby Mathew 		fvp_pwrc_write_pponr(mpidr);
105f14d1886SSoby Mathew 
106f14d1886SSoby Mathew 		/* Enable coherency if this cluster was off */
1076355f234SVikram Kanigiri 		fvp_interconnect_enable();
108f14d1886SSoby Mathew 	}
109e35a3fb5SSoby Mathew 	/* Perform the common system specific operations */
110e35a3fb5SSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
111e35a3fb5SSoby Mathew 						ARM_LOCAL_STATE_OFF)
112e35a3fb5SSoby Mathew 		arm_system_pwr_domain_resume();
113f14d1886SSoby Mathew 
114f14d1886SSoby Mathew 	/*
115f14d1886SSoby Mathew 	 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
116f14d1886SSoby Mathew 	 * with a cpu power down unless the bit is set again
117f14d1886SSoby Mathew 	 */
118f14d1886SSoby Mathew 	fvp_pwrc_clr_wen(mpidr);
119f14d1886SSoby Mathew }
120f14d1886SSoby Mathew 
121f14d1886SSoby Mathew 
1223fc4124cSDan Handley /*******************************************************************************
12338dce70fSSoby Mathew  * FVP handler called when a CPU is about to enter standby.
1243fc4124cSDan Handley  ******************************************************************************/
12538dce70fSSoby Mathew void fvp_cpu_standby(plat_local_state_t cpu_state)
1263fc4124cSDan Handley {
12738dce70fSSoby Mathew 
12838dce70fSSoby Mathew 	assert(cpu_state == ARM_LOCAL_STATE_RET);
12938dce70fSSoby Mathew 
1303fc4124cSDan Handley 	/*
1313fc4124cSDan Handley 	 * Enter standby state
1323fc4124cSDan Handley 	 * dsb is good practice before using wfi to enter low power states
1333fc4124cSDan Handley 	 */
1343fc4124cSDan Handley 	dsb();
1353fc4124cSDan Handley 	wfi();
1363fc4124cSDan Handley }
1373fc4124cSDan Handley 
1383fc4124cSDan Handley /*******************************************************************************
13938dce70fSSoby Mathew  * FVP handler called when a power domain is about to be turned on. The
14038dce70fSSoby Mathew  * mpidr determines the CPU to be turned on.
1413fc4124cSDan Handley  ******************************************************************************/
14238dce70fSSoby Mathew int fvp_pwr_domain_on(u_register_t mpidr)
1433fc4124cSDan Handley {
1443fc4124cSDan Handley 	int rc = PSCI_E_SUCCESS;
1453fc4124cSDan Handley 	unsigned int psysr;
1463fc4124cSDan Handley 
1473fc4124cSDan Handley 	/*
1480f09c8f7SSandrine Bailleux 	 * Ensure that we do not cancel an inflight power off request for the
1490f09c8f7SSandrine Bailleux 	 * target cpu. That would leave it in a zombie wfi. Wait for it to power
1500f09c8f7SSandrine Bailleux 	 * off and then program the power controller to turn that CPU on.
1513fc4124cSDan Handley 	 */
1523fc4124cSDan Handley 	do {
1533fc4124cSDan Handley 		psysr = fvp_pwrc_read_psysr(mpidr);
1543fc4124cSDan Handley 	} while (psysr & PSYSR_AFF_L0);
1553fc4124cSDan Handley 
1563fc4124cSDan Handley 	fvp_pwrc_write_pponr(mpidr);
1573fc4124cSDan Handley 	return rc;
1583fc4124cSDan Handley }
1593fc4124cSDan Handley 
1603fc4124cSDan Handley /*******************************************************************************
16138dce70fSSoby Mathew  * FVP handler called when a power domain is about to be turned off. The
16238dce70fSSoby Mathew  * target_state encodes the power state that each level should transition to.
1633fc4124cSDan Handley  ******************************************************************************/
16438dce70fSSoby Mathew void fvp_pwr_domain_off(const psci_power_state_t *target_state)
1653fc4124cSDan Handley {
16638dce70fSSoby Mathew 	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
16738dce70fSSoby Mathew 					ARM_LOCAL_STATE_OFF);
1683fc4124cSDan Handley 
1693fc4124cSDan Handley 	/*
17038dce70fSSoby Mathew 	 * If execution reaches this stage then this power domain will be
17138dce70fSSoby Mathew 	 * suspended. Perform at least the cpu specific actions followed
17238dce70fSSoby Mathew 	 * by the cluster specific operations if applicable.
1733fc4124cSDan Handley 	 */
17474a9578cSJeenu Viswambharan 
17574a9578cSJeenu Viswambharan 	/* Prevent interrupts from spuriously waking up this cpu */
17674a9578cSJeenu Viswambharan 	plat_arm_gic_cpuif_disable();
17774a9578cSJeenu Viswambharan 
17874a9578cSJeenu Viswambharan 	/* Turn redistributor off */
17974a9578cSJeenu Viswambharan 	plat_arm_gic_redistif_off();
18074a9578cSJeenu Viswambharan 
18174a9578cSJeenu Viswambharan 	/* Program the power controller to power off this cpu. */
18274a9578cSJeenu Viswambharan 	fvp_pwrc_write_ppoffr(read_mpidr_el1());
1833fc4124cSDan Handley 
18438dce70fSSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
18538dce70fSSoby Mathew 					ARM_LOCAL_STATE_OFF)
1863fc4124cSDan Handley 		fvp_cluster_pwrdwn_common();
1873fc4124cSDan Handley 
1883fc4124cSDan Handley }
1893fc4124cSDan Handley 
1903fc4124cSDan Handley /*******************************************************************************
19138dce70fSSoby Mathew  * FVP handler called when a power domain is about to be suspended. The
19238dce70fSSoby Mathew  * target_state encodes the power state that each level should transition to.
1933fc4124cSDan Handley  ******************************************************************************/
19438dce70fSSoby Mathew void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
1953fc4124cSDan Handley {
1963fc4124cSDan Handley 	unsigned long mpidr;
1973fc4124cSDan Handley 
19838dce70fSSoby Mathew 	/*
19938dce70fSSoby Mathew 	 * FVP has retention only at cpu level. Just return
20038dce70fSSoby Mathew 	 * as nothing is to be done for retention.
20138dce70fSSoby Mathew 	 */
20238dce70fSSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
20338dce70fSSoby Mathew 					ARM_LOCAL_STATE_RET)
2043fc4124cSDan Handley 		return;
2053fc4124cSDan Handley 
20638dce70fSSoby Mathew 	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
20738dce70fSSoby Mathew 					ARM_LOCAL_STATE_OFF);
20838dce70fSSoby Mathew 
2093fc4124cSDan Handley 	/* Get the mpidr for this cpu */
2103fc4124cSDan Handley 	mpidr = read_mpidr_el1();
2113fc4124cSDan Handley 
2123fc4124cSDan Handley 	/* Program the power controller to enable wakeup interrupts. */
2133fc4124cSDan Handley 	fvp_pwrc_set_wen(mpidr);
2143fc4124cSDan Handley 
21574a9578cSJeenu Viswambharan 	/* Prevent interrupts from spuriously waking up this cpu */
21674a9578cSJeenu Viswambharan 	plat_arm_gic_cpuif_disable();
21774a9578cSJeenu Viswambharan 
21874a9578cSJeenu Viswambharan 	/*
21974a9578cSJeenu Viswambharan 	 * The Redistributor is not powered off as it can potentially prevent
22074a9578cSJeenu Viswambharan 	 * wake up events reaching the CPUIF and/or might lead to losing
22174a9578cSJeenu Viswambharan 	 * register context.
22274a9578cSJeenu Viswambharan 	 */
22374a9578cSJeenu Viswambharan 
2243fc4124cSDan Handley 	/* Perform the common cluster specific operations */
22538dce70fSSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
22638dce70fSSoby Mathew 					ARM_LOCAL_STATE_OFF)
2273fc4124cSDan Handley 		fvp_cluster_pwrdwn_common();
228e35a3fb5SSoby Mathew 
229e35a3fb5SSoby Mathew 	/* Perform the common system specific operations */
230e35a3fb5SSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL2] ==
231e35a3fb5SSoby Mathew 						ARM_LOCAL_STATE_OFF)
232e35a3fb5SSoby Mathew 		arm_system_pwr_domain_save();
233e35a3fb5SSoby Mathew 
234e35a3fb5SSoby Mathew 	/* Program the power controller to power off this cpu. */
235e35a3fb5SSoby Mathew 	fvp_pwrc_write_ppoffr(read_mpidr_el1());
2363fc4124cSDan Handley }
2373fc4124cSDan Handley 
2383fc4124cSDan Handley /*******************************************************************************
23938dce70fSSoby Mathew  * FVP handler called when a power domain has just been powered on after
24038dce70fSSoby Mathew  * being turned off earlier. The target_state encodes the low power state that
24138dce70fSSoby Mathew  * each level has woken up from.
2423fc4124cSDan Handley  ******************************************************************************/
24338dce70fSSoby Mathew void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
2443fc4124cSDan Handley {
245f14d1886SSoby Mathew 	fvp_power_domain_on_finish_common(target_state);
2463fc4124cSDan Handley 
2473fc4124cSDan Handley 	/* Enable the gic cpu interface */
24827573c59SAchin Gupta 	plat_arm_gic_pcpu_init();
24927573c59SAchin Gupta 
25027573c59SAchin Gupta 	/* Program the gic per-cpu distributor or re-distributor interface */
25127573c59SAchin Gupta 	plat_arm_gic_cpuif_enable();
2523fc4124cSDan Handley }
2533fc4124cSDan Handley 
2543fc4124cSDan Handley /*******************************************************************************
25538dce70fSSoby Mathew  * FVP handler called when a power domain has just been powered on after
25638dce70fSSoby Mathew  * having been suspended earlier. The target_state encodes the low power state
25738dce70fSSoby Mathew  * that each level has woken up from.
2583fc4124cSDan Handley  * TODO: At the moment we reuse the on finisher and reinitialize the secure
2593fc4124cSDan Handley  * context. Need to implement a separate suspend finisher.
2603fc4124cSDan Handley  ******************************************************************************/
26138dce70fSSoby Mathew void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
2623fc4124cSDan Handley {
26338dce70fSSoby Mathew 	/*
26438dce70fSSoby Mathew 	 * Nothing to be done on waking up from retention from CPU level.
26538dce70fSSoby Mathew 	 */
26638dce70fSSoby Mathew 	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
26738dce70fSSoby Mathew 					ARM_LOCAL_STATE_RET)
26838dce70fSSoby Mathew 		return;
26938dce70fSSoby Mathew 
270f14d1886SSoby Mathew 	fvp_power_domain_on_finish_common(target_state);
271f14d1886SSoby Mathew 
272f14d1886SSoby Mathew 	/* Enable the gic cpu interface */
27327573c59SAchin Gupta 	plat_arm_gic_cpuif_enable();
2743fc4124cSDan Handley }
2753fc4124cSDan Handley 
2763fc4124cSDan Handley /*******************************************************************************
2773fc4124cSDan Handley  * FVP handlers to shutdown/reboot the system
2783fc4124cSDan Handley  ******************************************************************************/
2793fc4124cSDan Handley static void __dead2 fvp_system_off(void)
2803fc4124cSDan Handley {
2813fc4124cSDan Handley 	/* Write the System Configuration Control Register */
2823fc4124cSDan Handley 	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
2833fc4124cSDan Handley 		V2M_CFGCTRL_START |
2843fc4124cSDan Handley 		V2M_CFGCTRL_RW |
2853fc4124cSDan Handley 		V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
2863fc4124cSDan Handley 	wfi();
2873fc4124cSDan Handley 	ERROR("FVP System Off: operation not handled.\n");
2883fc4124cSDan Handley 	panic();
2893fc4124cSDan Handley }
2903fc4124cSDan Handley 
2913fc4124cSDan Handley static void __dead2 fvp_system_reset(void)
2923fc4124cSDan Handley {
2933fc4124cSDan Handley 	/* Write the System Configuration Control Register */
2943fc4124cSDan Handley 	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
2953fc4124cSDan Handley 		V2M_CFGCTRL_START |
2963fc4124cSDan Handley 		V2M_CFGCTRL_RW |
2973fc4124cSDan Handley 		V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
2983fc4124cSDan Handley 	wfi();
2993fc4124cSDan Handley 	ERROR("FVP System Reset: operation not handled.\n");
3003fc4124cSDan Handley 	panic();
3013fc4124cSDan Handley }
3023fc4124cSDan Handley 
3031298ae02SJeenu Viswambharan static int fvp_node_hw_state(u_register_t target_cpu,
3041298ae02SJeenu Viswambharan 			     unsigned int power_level)
3051298ae02SJeenu Viswambharan {
3061298ae02SJeenu Viswambharan 	unsigned int psysr;
3071298ae02SJeenu Viswambharan 	int ret;
3081298ae02SJeenu Viswambharan 
3091298ae02SJeenu Viswambharan 	/*
3101298ae02SJeenu Viswambharan 	 * The format of 'power_level' is implementation-defined, but 0 must
3111298ae02SJeenu Viswambharan 	 * mean a CPU. We also allow 1 to denote the cluster
3121298ae02SJeenu Viswambharan 	 */
3131298ae02SJeenu Viswambharan 	if (power_level != ARM_PWR_LVL0 && power_level != ARM_PWR_LVL1)
3141298ae02SJeenu Viswambharan 		return PSCI_E_INVALID_PARAMS;
3151298ae02SJeenu Viswambharan 
3161298ae02SJeenu Viswambharan 	/*
3171298ae02SJeenu Viswambharan 	 * Read the status of the given MPDIR from FVP power controller. The
3181298ae02SJeenu Viswambharan 	 * power controller only gives us on/off status, so map that to expected
3191298ae02SJeenu Viswambharan 	 * return values of the PSCI call
3201298ae02SJeenu Viswambharan 	 */
3211298ae02SJeenu Viswambharan 	psysr = fvp_pwrc_read_psysr(target_cpu);
3221298ae02SJeenu Viswambharan 	if (psysr == PSYSR_INVALID)
3231298ae02SJeenu Viswambharan 		return PSCI_E_INVALID_PARAMS;
3241298ae02SJeenu Viswambharan 
3251298ae02SJeenu Viswambharan 	switch (power_level) {
3261298ae02SJeenu Viswambharan 	case ARM_PWR_LVL0:
3271298ae02SJeenu Viswambharan 		ret = (psysr & PSYSR_AFF_L0) ? HW_ON : HW_OFF;
3281298ae02SJeenu Viswambharan 		break;
3291298ae02SJeenu Viswambharan 	case ARM_PWR_LVL1:
3301298ae02SJeenu Viswambharan 		ret = (psysr & PSYSR_AFF_L1) ? HW_ON : HW_OFF;
3311298ae02SJeenu Viswambharan 		break;
3321298ae02SJeenu Viswambharan 	}
3331298ae02SJeenu Viswambharan 
3341298ae02SJeenu Viswambharan 	return ret;
3351298ae02SJeenu Viswambharan }
3361298ae02SJeenu Viswambharan 
337e35a3fb5SSoby Mathew /*
338e35a3fb5SSoby Mathew  * The FVP doesn't truly support power management at SYSTEM power domain. The
339e35a3fb5SSoby Mathew  * SYSTEM_SUSPEND will be down-graded to the cluster level within the platform
340e35a3fb5SSoby Mathew  * layer. The `fake` SYSTEM_SUSPEND allows us to validate some of the driver
341e35a3fb5SSoby Mathew  * save and restore sequences on FVP.
342e35a3fb5SSoby Mathew  */
343e35a3fb5SSoby Mathew void fvp_get_sys_suspend_power_state(psci_power_state_t *req_state)
344e35a3fb5SSoby Mathew {
345e35a3fb5SSoby Mathew 	unsigned int i;
346e35a3fb5SSoby Mathew 
347e35a3fb5SSoby Mathew 	for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
348e35a3fb5SSoby Mathew 		req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
349e35a3fb5SSoby Mathew }
350e35a3fb5SSoby Mathew 
351e35a3fb5SSoby Mathew /*******************************************************************************
352e35a3fb5SSoby Mathew  * Handler to filter PSCI requests.
353e35a3fb5SSoby Mathew  ******************************************************************************/
354e35a3fb5SSoby Mathew /*
355e35a3fb5SSoby Mathew  * The system power domain suspend is only supported only via
356e35a3fb5SSoby Mathew  * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
357e35a3fb5SSoby Mathew  * will be downgraded to the lower level.
358e35a3fb5SSoby Mathew  */
359e35a3fb5SSoby Mathew static int fvp_validate_power_state(unsigned int power_state,
360e35a3fb5SSoby Mathew 			    psci_power_state_t *req_state)
361e35a3fb5SSoby Mathew {
362e35a3fb5SSoby Mathew 	int rc;
363e35a3fb5SSoby Mathew 	rc = arm_validate_power_state(power_state, req_state);
364e35a3fb5SSoby Mathew 
365e35a3fb5SSoby Mathew 	/*
366e35a3fb5SSoby Mathew 	 * Ensure that the system power domain level is never suspended
367e35a3fb5SSoby Mathew 	 * via PSCI CPU SUSPEND API. Currently system suspend is only
368e35a3fb5SSoby Mathew 	 * supported via PSCI SYSTEM SUSPEND API.
369e35a3fb5SSoby Mathew 	 */
370e35a3fb5SSoby Mathew 	req_state->pwr_domain_state[ARM_PWR_LVL2] = ARM_LOCAL_STATE_RUN;
371e35a3fb5SSoby Mathew 	return rc;
372e35a3fb5SSoby Mathew }
373e35a3fb5SSoby Mathew 
374e35a3fb5SSoby Mathew /*
375e35a3fb5SSoby Mathew  * Custom `translate_power_state_by_mpidr` handler for FVP. Unlike in the
376e35a3fb5SSoby Mathew  * `fvp_validate_power_state`, we do not downgrade the system power
377e35a3fb5SSoby Mathew  * domain level request in `power_state` as it will be used to query the
378e35a3fb5SSoby Mathew  * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
379e35a3fb5SSoby Mathew  */
380e35a3fb5SSoby Mathew static int fvp_translate_power_state_by_mpidr(u_register_t mpidr,
381e35a3fb5SSoby Mathew 		unsigned int power_state,
382e35a3fb5SSoby Mathew 		psci_power_state_t *output_state)
383e35a3fb5SSoby Mathew {
384e35a3fb5SSoby Mathew 	return arm_validate_power_state(power_state, output_state);
385e35a3fb5SSoby Mathew }
386e35a3fb5SSoby Mathew 
3873fc4124cSDan Handley /*******************************************************************************
388785fb92bSSoby Mathew  * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
389785fb92bSSoby Mathew  * platform layer will take care of registering the handlers with PSCI.
3903fc4124cSDan Handley  ******************************************************************************/
3915486a965SSoby Mathew plat_psci_ops_t plat_arm_psci_pm_ops = {
39238dce70fSSoby Mathew 	.cpu_standby = fvp_cpu_standby,
39338dce70fSSoby Mathew 	.pwr_domain_on = fvp_pwr_domain_on,
39438dce70fSSoby Mathew 	.pwr_domain_off = fvp_pwr_domain_off,
39538dce70fSSoby Mathew 	.pwr_domain_suspend = fvp_pwr_domain_suspend,
39638dce70fSSoby Mathew 	.pwr_domain_on_finish = fvp_pwr_domain_on_finish,
39738dce70fSSoby Mathew 	.pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
3983fc4124cSDan Handley 	.system_off = fvp_system_off,
3993fc4124cSDan Handley 	.system_reset = fvp_system_reset,
400e35a3fb5SSoby Mathew 	.validate_power_state = fvp_validate_power_state,
401*71e7a4e5SJeenu Viswambharan 	.validate_ns_entrypoint = arm_validate_psci_entrypoint,
402e35a3fb5SSoby Mathew 	.translate_power_state_by_mpidr = fvp_translate_power_state_by_mpidr,
403f145403cSRoberto Vargas 	.get_node_hw_state = fvp_node_hw_state,
404e35a3fb5SSoby Mathew 	.get_sys_suspend_power_state = fvp_get_sys_suspend_power_state,
405f145403cSRoberto Vargas /*
406f145403cSRoberto Vargas  * mem_protect is not supported in RESET_TO_BL31 and RESET_TO_SP_MIN,
407f145403cSRoberto Vargas  * as that would require mapping in all of NS DRAM into BL31 or BL32.
408f145403cSRoberto Vargas  */
409f145403cSRoberto Vargas #if !RESET_TO_BL31 && !RESET_TO_SP_MIN
410f145403cSRoberto Vargas 	.mem_protect_chk	= arm_psci_mem_protect_chk,
411f145403cSRoberto Vargas 	.read_mem_protect	= arm_psci_read_mem_protect,
412f145403cSRoberto Vargas 	.write_mem_protect	= arm_nor_psci_write_mem_protect,
413f145403cSRoberto Vargas #endif
4143fc4124cSDan Handley };
415