xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_def.h (revision 0aa9f3c0f2f2ff675c3c12ae5ac6ceb475d6a16f)
1 /*
2  * Copyright (c) 2014-2020, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef FVP_DEF_H
8 #define FVP_DEF_H
9 
10 #include <lib/utils_def.h>
11 
12 #ifndef FVP_CLUSTER_COUNT
13 #error "FVP_CLUSTER_COUNT is not set in makefile"
14 #endif
15 
16 #ifndef FVP_MAX_CPUS_PER_CLUSTER
17 #error "FVP_MAX_CPUS_PER_CLUSTER is not set in makefile"
18 #endif
19 
20 #ifndef FVP_MAX_PE_PER_CPU
21 #error "FVP_MAX_PE_PER_CPU is not set in makefile"
22 #endif
23 
24 #define FVP_PRIMARY_CPU			0x0
25 
26 /* Defines for the Interconnect build selection */
27 #define FVP_CCI			1
28 #define FVP_CCN			2
29 
30 /*******************************************************************************
31  * FVP memory map related constants
32  ******************************************************************************/
33 
34 #define FLASH1_BASE			UL(0x0c000000)
35 #define FLASH1_SIZE			UL(0x04000000)
36 
37 #define PSRAM_BASE			UL(0x14000000)
38 #define PSRAM_SIZE			UL(0x04000000)
39 
40 #define VRAM_BASE			UL(0x18000000)
41 #define VRAM_SIZE			UL(0x02000000)
42 
43 /* Aggregate of all devices in the first GB */
44 #define DEVICE0_BASE			UL(0x20000000)
45 #define DEVICE0_SIZE			UL(0x0c200000)
46 
47 /*
48  *  In case of FVP models with CCN, the CCN register space overlaps into
49  *  the NSRAM area.
50  */
51 #if FVP_INTERCONNECT_DRIVER == FVP_CCN
52 #define DEVICE1_BASE			UL(0x2e000000)
53 #define DEVICE1_SIZE			UL(0x1A00000)
54 #else
55 #define DEVICE1_BASE			BASE_GICD_BASE
56 
57 #if GIC_ENABLE_V4_EXTN
58 /* GICv4 mapping: GICD + CORE_COUNT * 256KB */
59 #define DEVICE1_SIZE			((BASE_GICR_BASE - BASE_GICD_BASE) + \
60 					 (PLATFORM_CORE_COUNT * 0x40000))
61 #else
62 /* GICv2 and GICv3 mapping: GICD + CORE_COUNT * 128KB */
63 #define DEVICE1_SIZE			((BASE_GICR_BASE - BASE_GICD_BASE) + \
64 					 (PLATFORM_CORE_COUNT * 0x20000))
65 #endif /* GIC_ENABLE_V4_EXTN */
66 
67 #define NSRAM_BASE			UL(0x2e000000)
68 #define NSRAM_SIZE			UL(0x10000)
69 #endif
70 /* Devices in the second GB */
71 #define DEVICE2_BASE			UL(0x7fe00000)
72 #define DEVICE2_SIZE			UL(0x00200000)
73 
74 #define PCIE_EXP_BASE			UL(0x40000000)
75 #define TZRNG_BASE			UL(0x7fe60000)
76 
77 /* Non-volatile counters */
78 #define TRUSTED_NVCTR_BASE		UL(0x7fe70000)
79 #define TFW_NVCTR_BASE			(TRUSTED_NVCTR_BASE + UL(0x0000))
80 #define TFW_NVCTR_SIZE			UL(4)
81 #define NTFW_CTR_BASE			(TRUSTED_NVCTR_BASE + UL(0x0004))
82 #define NTFW_CTR_SIZE			UL(4)
83 
84 /* Keys */
85 #define SOC_KEYS_BASE			UL(0x7fe80000)
86 #define TZ_PUB_KEY_HASH_BASE		(SOC_KEYS_BASE + UL(0x0000))
87 #define TZ_PUB_KEY_HASH_SIZE		UL(32)
88 #define HU_KEY_BASE			(SOC_KEYS_BASE + UL(0x0020))
89 #define HU_KEY_SIZE			UL(16)
90 #define END_KEY_BASE			(SOC_KEYS_BASE + UL(0x0044))
91 #define END_KEY_SIZE			UL(32)
92 
93 /* Constants to distinguish FVP type */
94 #define HBI_BASE_FVP			U(0x020)
95 #define REV_BASE_FVP_V0			U(0x0)
96 #define REV_BASE_FVP_REVC		U(0x2)
97 
98 #define HBI_FOUNDATION_FVP		U(0x010)
99 #define REV_FOUNDATION_FVP_V2_0		U(0x0)
100 #define REV_FOUNDATION_FVP_V2_1		U(0x1)
101 #define REV_FOUNDATION_FVP_v9_1		U(0x2)
102 #define REV_FOUNDATION_FVP_v9_6		U(0x3)
103 
104 #define BLD_GIC_VE_MMAP			U(0x0)
105 #define BLD_GIC_A53A57_MMAP		U(0x1)
106 
107 #define ARCH_MODEL			U(0x1)
108 
109 /* FVP Power controller base address*/
110 #define PWRC_BASE			UL(0x1c100000)
111 
112 /* FVP SP804 timer frequency is 35 MHz*/
113 #define SP804_TIMER_CLKMULT		1
114 #define SP804_TIMER_CLKDIV		35
115 
116 /* SP810 controller. FVP specific flags */
117 #define FVP_SP810_CTRL_TIM0_OV		BIT_32(16)
118 #define FVP_SP810_CTRL_TIM1_OV		BIT_32(18)
119 #define FVP_SP810_CTRL_TIM2_OV		BIT_32(20)
120 #define FVP_SP810_CTRL_TIM3_OV		BIT_32(22)
121 
122 /*******************************************************************************
123  * GIC & interrupt handling related constants
124  ******************************************************************************/
125 /* VE compatible GIC memory map */
126 #define VE_GICD_BASE			UL(0x2c001000)
127 #define VE_GICC_BASE			UL(0x2c002000)
128 #define VE_GICH_BASE			UL(0x2c004000)
129 #define VE_GICV_BASE			UL(0x2c006000)
130 
131 /* Base FVP compatible GIC memory map */
132 #define BASE_GICD_BASE			UL(0x2f000000)
133 #define BASE_GICR_BASE			UL(0x2f100000)
134 #define BASE_GICC_BASE			UL(0x2c000000)
135 #define BASE_GICH_BASE			UL(0x2c010000)
136 #define BASE_GICV_BASE			UL(0x2c02f000)
137 
138 #define FVP_IRQ_TZ_WDOG			56
139 #define FVP_IRQ_SEC_SYS_TIMER		57
140 
141 /*******************************************************************************
142  * TrustZone address space controller related constants
143  ******************************************************************************/
144 
145 /* NSAIDs used by devices in TZC filter 0 on FVP */
146 #define FVP_NSAID_DEFAULT		0
147 #define FVP_NSAID_PCI			1
148 #define FVP_NSAID_VIRTIO		8  /* from FVP v5.6 onwards */
149 #define FVP_NSAID_AP			9  /* Application Processors */
150 #define FVP_NSAID_VIRTIO_OLD		15 /* until FVP v5.5 */
151 
152 /* NSAIDs used by devices in TZC filter 2 on FVP */
153 #define FVP_NSAID_HDLCD0		2
154 #define FVP_NSAID_CLCD			7
155 
156 /*******************************************************************************
157  * Memprotect definitions
158  ******************************************************************************/
159 /* PSCI memory protect definitions:
160  * This variable is stored in a non-secure flash because some ARM reference
161  * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
162  * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
163  */
164 #define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
165 					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
166 
167 #endif /* FVP_DEF_H */
168