xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_def.h (revision fe7210cdca8e83b19a5e764d1c09622b639a133d)
13fc4124cSDan Handley /*
2*fe7210cdSJeenu Viswambharan  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
33fc4124cSDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53fc4124cSDan Handley  */
63fc4124cSDan Handley 
73fc4124cSDan Handley #ifndef __FVP_DEF_H__
83fc4124cSDan Handley #define __FVP_DEF_H__
93fc4124cSDan Handley 
100108047aSSoby Mathew #ifndef FVP_CLUSTER_COUNT
110108047aSSoby Mathew #define FVP_CLUSTER_COUNT		2
120108047aSSoby Mathew #endif
13*fe7210cdSJeenu Viswambharan 
14*fe7210cdSJeenu Viswambharan #ifndef FVP_MAX_CPUS_PER_CLUSTER
153fc4124cSDan Handley #define FVP_MAX_CPUS_PER_CLUSTER	4
16*fe7210cdSJeenu Viswambharan #endif
173fc4124cSDan Handley 
1811ad8f20SJeenu Viswambharan #ifndef FVP_MAX_PE_PER_CPU
1911ad8f20SJeenu Viswambharan # define FVP_MAX_PE_PER_CPU		1
2011ad8f20SJeenu Viswambharan #endif
2111ad8f20SJeenu Viswambharan 
223fc4124cSDan Handley #define FVP_PRIMARY_CPU			0x0
233fc4124cSDan Handley 
2471237876SSoby Mathew /* Defines for the Interconnect build selection */
2571237876SSoby Mathew #define FVP_CCI			1
2671237876SSoby Mathew #define FVP_CCN			2
2771237876SSoby Mathew 
283fc4124cSDan Handley /*******************************************************************************
293fc4124cSDan Handley  * FVP memory map related constants
303fc4124cSDan Handley  ******************************************************************************/
313fc4124cSDan Handley 
323fc4124cSDan Handley #define FLASH1_BASE			0x0c000000
333fc4124cSDan Handley #define FLASH1_SIZE			0x04000000
343fc4124cSDan Handley 
353fc4124cSDan Handley #define PSRAM_BASE			0x14000000
363fc4124cSDan Handley #define PSRAM_SIZE			0x04000000
373fc4124cSDan Handley 
383fc4124cSDan Handley #define VRAM_BASE			0x18000000
393fc4124cSDan Handley #define VRAM_SIZE			0x02000000
403fc4124cSDan Handley 
413fc4124cSDan Handley /* Aggregate of all devices in the first GB */
423fc4124cSDan Handley #define DEVICE0_BASE			0x20000000
433fc4124cSDan Handley #define DEVICE0_SIZE			0x0c200000
443fc4124cSDan Handley 
4571237876SSoby Mathew /*
4671237876SSoby Mathew  *  In case of FVP models with CCN, the CCN register space overlaps into
4771237876SSoby Mathew  *  the NSRAM area.
4871237876SSoby Mathew  */
4971237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
5071237876SSoby Mathew #define DEVICE1_BASE			0x2e000000
5171237876SSoby Mathew #define DEVICE1_SIZE			0x1A00000
5271237876SSoby Mathew #else
533fc4124cSDan Handley #define DEVICE1_BASE			0x2f000000
543fc4124cSDan Handley #define DEVICE1_SIZE			0x200000
5571237876SSoby Mathew #define NSRAM_BASE			0x2e000000
5671237876SSoby Mathew #define NSRAM_SIZE			0x10000
5771237876SSoby Mathew #endif
5895cfd4adSJuan Castillo /* Devices in the second GB */
5995cfd4adSJuan Castillo #define DEVICE2_BASE			0x7fe00000
6095cfd4adSJuan Castillo #define DEVICE2_SIZE			0x00200000
6195cfd4adSJuan Castillo 
623fc4124cSDan Handley #define PCIE_EXP_BASE			0x40000000
633fc4124cSDan Handley #define TZRNG_BASE			0x7fe60000
6448279d52SJuan Castillo 
6548279d52SJuan Castillo /* Non-volatile counters */
6648279d52SJuan Castillo #define TRUSTED_NVCTR_BASE		0x7fe70000
6748279d52SJuan Castillo #define TFW_NVCTR_BASE			(TRUSTED_NVCTR_BASE + 0x0000)
6848279d52SJuan Castillo #define TFW_NVCTR_SIZE			4
6948279d52SJuan Castillo #define NTFW_CTR_BASE			(TRUSTED_NVCTR_BASE + 0x0004)
7048279d52SJuan Castillo #define NTFW_CTR_SIZE			4
7195cfd4adSJuan Castillo 
7295cfd4adSJuan Castillo /* Keys */
7395cfd4adSJuan Castillo #define SOC_KEYS_BASE			0x7fe80000
7495cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_BASE		(SOC_KEYS_BASE + 0x0000)
7595cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_SIZE		32
7695cfd4adSJuan Castillo #define HU_KEY_BASE			(SOC_KEYS_BASE + 0x0020)
7795cfd4adSJuan Castillo #define HU_KEY_SIZE			16
7895cfd4adSJuan Castillo #define END_KEY_BASE			(SOC_KEYS_BASE + 0x0044)
7995cfd4adSJuan Castillo #define END_KEY_SIZE			32
803fc4124cSDan Handley 
813fc4124cSDan Handley /* Constants to distinguish FVP type */
823fc4124cSDan Handley #define HBI_BASE_FVP			0x020
833fc4124cSDan Handley #define REV_BASE_FVP_V0			0x0
84955242d8SJeenu Viswambharan #define REV_BASE_FVP_REVC		0x2
853fc4124cSDan Handley 
863fc4124cSDan Handley #define HBI_FOUNDATION_FVP		0x010
873fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_0		0x0
883fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_1		0x1
893fc4124cSDan Handley #define REV_FOUNDATION_FVP_v9_1		0x2
904faa4a1dSSandrine Bailleux #define REV_FOUNDATION_FVP_v9_6		0x3
913fc4124cSDan Handley 
923fc4124cSDan Handley #define BLD_GIC_VE_MMAP			0x0
933fc4124cSDan Handley #define BLD_GIC_A53A57_MMAP		0x1
943fc4124cSDan Handley 
953fc4124cSDan Handley #define ARCH_MODEL			0x1
963fc4124cSDan Handley 
973fc4124cSDan Handley /* FVP Power controller base address*/
983fc4124cSDan Handley #define PWRC_BASE			0x1c100000
993fc4124cSDan Handley 
100b49b3221SRyan Harkin /* FVP SP804 timer frequency is 35 MHz*/
101540a5ba8SJuan Castillo #define SP804_TIMER_CLKMULT		1
102540a5ba8SJuan Castillo #define SP804_TIMER_CLKDIV		35
103540a5ba8SJuan Castillo 
104540a5ba8SJuan Castillo /* SP810 controller. FVP specific flags */
105540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM0_OV		(1 << 16)
106540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM1_OV		(1 << 18)
107540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM2_OV		(1 << 20)
108540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM3_OV		(1 << 22)
1093fc4124cSDan Handley 
1103fc4124cSDan Handley /*******************************************************************************
1113fc4124cSDan Handley  * GIC-400 & interrupt handling related constants
1123fc4124cSDan Handley  ******************************************************************************/
1133fc4124cSDan Handley /* VE compatible GIC memory map */
1143fc4124cSDan Handley #define VE_GICD_BASE			0x2c001000
1153fc4124cSDan Handley #define VE_GICC_BASE			0x2c002000
1163fc4124cSDan Handley #define VE_GICH_BASE			0x2c004000
1173fc4124cSDan Handley #define VE_GICV_BASE			0x2c006000
1183fc4124cSDan Handley 
1193fc4124cSDan Handley /* Base FVP compatible GIC memory map */
1203fc4124cSDan Handley #define BASE_GICD_BASE			0x2f000000
1213fc4124cSDan Handley #define BASE_GICR_BASE			0x2f100000
1223fc4124cSDan Handley #define BASE_GICC_BASE			0x2c000000
1233fc4124cSDan Handley #define BASE_GICH_BASE			0x2c010000
1243fc4124cSDan Handley #define BASE_GICV_BASE			0x2c02f000
1253fc4124cSDan Handley 
126a7270d35SVikram Kanigiri #define FVP_IRQ_TZ_WDOG			56
127a7270d35SVikram Kanigiri #define FVP_IRQ_SEC_SYS_TIMER		57
1283fc4124cSDan Handley 
1293fc4124cSDan Handley 
1303fc4124cSDan Handley /*******************************************************************************
1313fc4124cSDan Handley  * TrustZone address space controller related constants
1323fc4124cSDan Handley  ******************************************************************************/
1333fc4124cSDan Handley 
1343fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 0 on FVP */
1353fc4124cSDan Handley #define FVP_NSAID_DEFAULT		0
1363fc4124cSDan Handley #define FVP_NSAID_PCI			1
1373fc4124cSDan Handley #define FVP_NSAID_VIRTIO		8  /* from FVP v5.6 onwards */
1383fc4124cSDan Handley #define FVP_NSAID_AP			9  /* Application Processors */
1393fc4124cSDan Handley #define FVP_NSAID_VIRTIO_OLD		15 /* until FVP v5.5 */
1403fc4124cSDan Handley 
1413fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 2 on FVP */
1423fc4124cSDan Handley #define FVP_NSAID_HDLCD0		2
1433fc4124cSDan Handley #define FVP_NSAID_CLCD			7
1443fc4124cSDan Handley 
1453fc4124cSDan Handley #endif /* __FVP_DEF_H__ */
146