xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_def.h (revision 95cfd4ad84633502938a8bccc2b0290dfbcac2f7)
13fc4124cSDan Handley /*
23fc4124cSDan Handley  * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
33fc4124cSDan Handley  *
43fc4124cSDan Handley  * Redistribution and use in source and binary forms, with or without
53fc4124cSDan Handley  * modification, are permitted provided that the following conditions are met:
63fc4124cSDan Handley  *
73fc4124cSDan Handley  * Redistributions of source code must retain the above copyright notice, this
83fc4124cSDan Handley  * list of conditions and the following disclaimer.
93fc4124cSDan Handley  *
103fc4124cSDan Handley  * Redistributions in binary form must reproduce the above copyright notice,
113fc4124cSDan Handley  * this list of conditions and the following disclaimer in the documentation
123fc4124cSDan Handley  * and/or other materials provided with the distribution.
133fc4124cSDan Handley  *
143fc4124cSDan Handley  * Neither the name of ARM nor the names of its contributors may be used
153fc4124cSDan Handley  * to endorse or promote products derived from this software without specific
163fc4124cSDan Handley  * prior written permission.
173fc4124cSDan Handley  *
183fc4124cSDan Handley  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
193fc4124cSDan Handley  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
203fc4124cSDan Handley  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
213fc4124cSDan Handley  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
223fc4124cSDan Handley  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
233fc4124cSDan Handley  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
243fc4124cSDan Handley  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
253fc4124cSDan Handley  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
263fc4124cSDan Handley  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
273fc4124cSDan Handley  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
283fc4124cSDan Handley  * POSSIBILITY OF SUCH DAMAGE.
293fc4124cSDan Handley  */
303fc4124cSDan Handley 
313fc4124cSDan Handley #ifndef __FVP_DEF_H__
323fc4124cSDan Handley #define __FVP_DEF_H__
333fc4124cSDan Handley 
343fc4124cSDan Handley #include <arm_def.h>
353fc4124cSDan Handley 
363fc4124cSDan Handley 
373fc4124cSDan Handley #define FVP_MAX_CPUS_PER_CLUSTER	4
383fc4124cSDan Handley 
393fc4124cSDan Handley #define FVP_PRIMARY_CPU			0x0
403fc4124cSDan Handley 
413fc4124cSDan Handley /*******************************************************************************
423fc4124cSDan Handley  * FVP memory map related constants
433fc4124cSDan Handley  ******************************************************************************/
443fc4124cSDan Handley 
453fc4124cSDan Handley #define FLASH1_BASE			0x0c000000
463fc4124cSDan Handley #define FLASH1_SIZE			0x04000000
473fc4124cSDan Handley 
483fc4124cSDan Handley #define PSRAM_BASE			0x14000000
493fc4124cSDan Handley #define PSRAM_SIZE			0x04000000
503fc4124cSDan Handley 
513fc4124cSDan Handley #define VRAM_BASE			0x18000000
523fc4124cSDan Handley #define VRAM_SIZE			0x02000000
533fc4124cSDan Handley 
543fc4124cSDan Handley /* Aggregate of all devices in the first GB */
553fc4124cSDan Handley #define DEVICE0_BASE			0x20000000
563fc4124cSDan Handley #define DEVICE0_SIZE			0x0c200000
573fc4124cSDan Handley 
583fc4124cSDan Handley #define DEVICE1_BASE			0x2f000000
593fc4124cSDan Handley #define DEVICE1_SIZE			0x200000
603fc4124cSDan Handley 
61*95cfd4adSJuan Castillo /* Devices in the second GB */
62*95cfd4adSJuan Castillo #define DEVICE2_BASE			0x7fe00000
63*95cfd4adSJuan Castillo #define DEVICE2_SIZE			0x00200000
64*95cfd4adSJuan Castillo 
653fc4124cSDan Handley #define NSRAM_BASE			0x2e000000
663fc4124cSDan Handley #define NSRAM_SIZE			0x10000
673fc4124cSDan Handley 
683fc4124cSDan Handley #define PCIE_EXP_BASE			0x40000000
693fc4124cSDan Handley #define TZRNG_BASE			0x7fe60000
703fc4124cSDan Handley #define TZNVCTR_BASE			0x7fe70000
71*95cfd4adSJuan Castillo 
72*95cfd4adSJuan Castillo /* Keys */
73*95cfd4adSJuan Castillo #define SOC_KEYS_BASE			0x7fe80000
74*95cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_BASE		(SOC_KEYS_BASE + 0x0000)
75*95cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_SIZE		32
76*95cfd4adSJuan Castillo #define HU_KEY_BASE			(SOC_KEYS_BASE + 0x0020)
77*95cfd4adSJuan Castillo #define HU_KEY_SIZE			16
78*95cfd4adSJuan Castillo #define END_KEY_BASE			(SOC_KEYS_BASE + 0x0044)
79*95cfd4adSJuan Castillo #define END_KEY_SIZE			32
803fc4124cSDan Handley 
813fc4124cSDan Handley /* Constants to distinguish FVP type */
823fc4124cSDan Handley #define HBI_BASE_FVP			0x020
833fc4124cSDan Handley #define REV_BASE_FVP_V0			0x0
843fc4124cSDan Handley 
853fc4124cSDan Handley #define HBI_FOUNDATION_FVP		0x010
863fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_0		0x0
873fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_1		0x1
883fc4124cSDan Handley #define REV_FOUNDATION_FVP_v9_1		0x2
893fc4124cSDan Handley 
903fc4124cSDan Handley #define BLD_GIC_VE_MMAP			0x0
913fc4124cSDan Handley #define BLD_GIC_A53A57_MMAP		0x1
923fc4124cSDan Handley 
933fc4124cSDan Handley #define ARCH_MODEL			0x1
943fc4124cSDan Handley 
953fc4124cSDan Handley /* FVP Power controller base address*/
963fc4124cSDan Handley #define PWRC_BASE			0x1c100000
973fc4124cSDan Handley 
98b49b3221SRyan Harkin /* FVP SP804 timer frequency is 35 MHz*/
99b49b3221SRyan Harkin #define SP804_TIMER_CLKMULT		35
100b49b3221SRyan Harkin #define SP804_TIMER_CLKDIV		1
1013fc4124cSDan Handley 
1023fc4124cSDan Handley /*******************************************************************************
1033fc4124cSDan Handley  * GIC-400 & interrupt handling related constants
1043fc4124cSDan Handley  ******************************************************************************/
1053fc4124cSDan Handley /* VE compatible GIC memory map */
1063fc4124cSDan Handley #define VE_GICD_BASE			0x2c001000
1073fc4124cSDan Handley #define VE_GICC_BASE			0x2c002000
1083fc4124cSDan Handley #define VE_GICH_BASE			0x2c004000
1093fc4124cSDan Handley #define VE_GICV_BASE			0x2c006000
1103fc4124cSDan Handley 
1113fc4124cSDan Handley /* Base FVP compatible GIC memory map */
1123fc4124cSDan Handley #define BASE_GICD_BASE			0x2f000000
1133fc4124cSDan Handley #define BASE_GICR_BASE			0x2f100000
1143fc4124cSDan Handley #define BASE_GICC_BASE			0x2c000000
1153fc4124cSDan Handley #define BASE_GICH_BASE			0x2c010000
1163fc4124cSDan Handley #define BASE_GICV_BASE			0x2c02f000
1173fc4124cSDan Handley 
1183fc4124cSDan Handley #define IRQ_TZ_WDOG			56
1193fc4124cSDan Handley 
1203fc4124cSDan Handley 
1213fc4124cSDan Handley /*******************************************************************************
1223fc4124cSDan Handley  * TrustZone address space controller related constants
1233fc4124cSDan Handley  ******************************************************************************/
1243fc4124cSDan Handley 
1253fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 0 on FVP */
1263fc4124cSDan Handley #define FVP_NSAID_DEFAULT		0
1273fc4124cSDan Handley #define FVP_NSAID_PCI			1
1283fc4124cSDan Handley #define FVP_NSAID_VIRTIO		8  /* from FVP v5.6 onwards */
1293fc4124cSDan Handley #define FVP_NSAID_AP			9  /* Application Processors */
1303fc4124cSDan Handley #define FVP_NSAID_VIRTIO_OLD		15 /* until FVP v5.5 */
1313fc4124cSDan Handley 
1323fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 2 on FVP */
1333fc4124cSDan Handley #define FVP_NSAID_HDLCD0		2
1343fc4124cSDan Handley #define FVP_NSAID_CLCD			7
1353fc4124cSDan Handley 
1363fc4124cSDan Handley /*******************************************************************************
1373fc4124cSDan Handley  *  Shared Data
1383fc4124cSDan Handley  ******************************************************************************/
1393fc4124cSDan Handley 
1403fc4124cSDan Handley /* Entrypoint mailboxes */
1413fc4124cSDan Handley #define MBOX_BASE			ARM_SHARED_RAM_BASE
1423fc4124cSDan Handley #define MBOX_SIZE			0x200
1433fc4124cSDan Handley 
1443fc4124cSDan Handley 
1453fc4124cSDan Handley #endif /* __FVP_DEF_H__ */
146