13fc4124cSDan Handley /* 20108047aSSoby Mathew * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. 33fc4124cSDan Handley * 43fc4124cSDan Handley * Redistribution and use in source and binary forms, with or without 53fc4124cSDan Handley * modification, are permitted provided that the following conditions are met: 63fc4124cSDan Handley * 73fc4124cSDan Handley * Redistributions of source code must retain the above copyright notice, this 83fc4124cSDan Handley * list of conditions and the following disclaimer. 93fc4124cSDan Handley * 103fc4124cSDan Handley * Redistributions in binary form must reproduce the above copyright notice, 113fc4124cSDan Handley * this list of conditions and the following disclaimer in the documentation 123fc4124cSDan Handley * and/or other materials provided with the distribution. 133fc4124cSDan Handley * 143fc4124cSDan Handley * Neither the name of ARM nor the names of its contributors may be used 153fc4124cSDan Handley * to endorse or promote products derived from this software without specific 163fc4124cSDan Handley * prior written permission. 173fc4124cSDan Handley * 183fc4124cSDan Handley * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 193fc4124cSDan Handley * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 203fc4124cSDan Handley * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 213fc4124cSDan Handley * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 223fc4124cSDan Handley * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 233fc4124cSDan Handley * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 243fc4124cSDan Handley * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 253fc4124cSDan Handley * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 263fc4124cSDan Handley * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 273fc4124cSDan Handley * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 283fc4124cSDan Handley * POSSIBILITY OF SUCH DAMAGE. 293fc4124cSDan Handley */ 303fc4124cSDan Handley 313fc4124cSDan Handley #ifndef __FVP_DEF_H__ 323fc4124cSDan Handley #define __FVP_DEF_H__ 333fc4124cSDan Handley 343fc4124cSDan Handley #include <arm_def.h> 353fc4124cSDan Handley 360108047aSSoby Mathew #ifndef FVP_CLUSTER_COUNT 370108047aSSoby Mathew #define FVP_CLUSTER_COUNT 2 380108047aSSoby Mathew #endif 393fc4124cSDan Handley #define FVP_MAX_CPUS_PER_CLUSTER 4 403fc4124cSDan Handley 413fc4124cSDan Handley #define FVP_PRIMARY_CPU 0x0 423fc4124cSDan Handley 4371237876SSoby Mathew /* Defines for the Interconnect build selection */ 4471237876SSoby Mathew #define FVP_CCI 1 4571237876SSoby Mathew #define FVP_CCN 2 4671237876SSoby Mathew 473fc4124cSDan Handley /******************************************************************************* 483fc4124cSDan Handley * FVP memory map related constants 493fc4124cSDan Handley ******************************************************************************/ 503fc4124cSDan Handley 513fc4124cSDan Handley #define FLASH1_BASE 0x0c000000 523fc4124cSDan Handley #define FLASH1_SIZE 0x04000000 533fc4124cSDan Handley 543fc4124cSDan Handley #define PSRAM_BASE 0x14000000 553fc4124cSDan Handley #define PSRAM_SIZE 0x04000000 563fc4124cSDan Handley 573fc4124cSDan Handley #define VRAM_BASE 0x18000000 583fc4124cSDan Handley #define VRAM_SIZE 0x02000000 593fc4124cSDan Handley 603fc4124cSDan Handley /* Aggregate of all devices in the first GB */ 613fc4124cSDan Handley #define DEVICE0_BASE 0x20000000 623fc4124cSDan Handley #define DEVICE0_SIZE 0x0c200000 633fc4124cSDan Handley 6471237876SSoby Mathew /* 6571237876SSoby Mathew * In case of FVP models with CCN, the CCN register space overlaps into 6671237876SSoby Mathew * the NSRAM area. 6771237876SSoby Mathew */ 6871237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN 6971237876SSoby Mathew #define DEVICE1_BASE 0x2e000000 7071237876SSoby Mathew #define DEVICE1_SIZE 0x1A00000 7171237876SSoby Mathew #else 723fc4124cSDan Handley #define DEVICE1_BASE 0x2f000000 733fc4124cSDan Handley #define DEVICE1_SIZE 0x200000 7471237876SSoby Mathew #define NSRAM_BASE 0x2e000000 7571237876SSoby Mathew #define NSRAM_SIZE 0x10000 7671237876SSoby Mathew #endif 7795cfd4adSJuan Castillo /* Devices in the second GB */ 7895cfd4adSJuan Castillo #define DEVICE2_BASE 0x7fe00000 7995cfd4adSJuan Castillo #define DEVICE2_SIZE 0x00200000 8095cfd4adSJuan Castillo 813fc4124cSDan Handley #define PCIE_EXP_BASE 0x40000000 823fc4124cSDan Handley #define TZRNG_BASE 0x7fe60000 8348279d52SJuan Castillo 8448279d52SJuan Castillo /* Non-volatile counters */ 8548279d52SJuan Castillo #define TRUSTED_NVCTR_BASE 0x7fe70000 8648279d52SJuan Castillo #define TFW_NVCTR_BASE (TRUSTED_NVCTR_BASE + 0x0000) 8748279d52SJuan Castillo #define TFW_NVCTR_SIZE 4 8848279d52SJuan Castillo #define NTFW_CTR_BASE (TRUSTED_NVCTR_BASE + 0x0004) 8948279d52SJuan Castillo #define NTFW_CTR_SIZE 4 9095cfd4adSJuan Castillo 9195cfd4adSJuan Castillo /* Keys */ 9295cfd4adSJuan Castillo #define SOC_KEYS_BASE 0x7fe80000 9395cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + 0x0000) 9495cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_SIZE 32 9595cfd4adSJuan Castillo #define HU_KEY_BASE (SOC_KEYS_BASE + 0x0020) 9695cfd4adSJuan Castillo #define HU_KEY_SIZE 16 9795cfd4adSJuan Castillo #define END_KEY_BASE (SOC_KEYS_BASE + 0x0044) 9895cfd4adSJuan Castillo #define END_KEY_SIZE 32 993fc4124cSDan Handley 1003fc4124cSDan Handley /* Constants to distinguish FVP type */ 1013fc4124cSDan Handley #define HBI_BASE_FVP 0x020 1023fc4124cSDan Handley #define REV_BASE_FVP_V0 0x0 1033fc4124cSDan Handley 1043fc4124cSDan Handley #define HBI_FOUNDATION_FVP 0x010 1053fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_0 0x0 1063fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_1 0x1 1073fc4124cSDan Handley #define REV_FOUNDATION_FVP_v9_1 0x2 108*4faa4a1dSSandrine Bailleux #define REV_FOUNDATION_FVP_v9_6 0x3 1093fc4124cSDan Handley 1103fc4124cSDan Handley #define BLD_GIC_VE_MMAP 0x0 1113fc4124cSDan Handley #define BLD_GIC_A53A57_MMAP 0x1 1123fc4124cSDan Handley 1133fc4124cSDan Handley #define ARCH_MODEL 0x1 1143fc4124cSDan Handley 1153fc4124cSDan Handley /* FVP Power controller base address*/ 1163fc4124cSDan Handley #define PWRC_BASE 0x1c100000 1173fc4124cSDan Handley 118b49b3221SRyan Harkin /* FVP SP804 timer frequency is 35 MHz*/ 119540a5ba8SJuan Castillo #define SP804_TIMER_CLKMULT 1 120540a5ba8SJuan Castillo #define SP804_TIMER_CLKDIV 35 121540a5ba8SJuan Castillo 122540a5ba8SJuan Castillo /* SP810 controller. FVP specific flags */ 123540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM0_OV (1 << 16) 124540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM1_OV (1 << 18) 125540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM2_OV (1 << 20) 126540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM3_OV (1 << 22) 1273fc4124cSDan Handley 1283fc4124cSDan Handley /******************************************************************************* 1293fc4124cSDan Handley * GIC-400 & interrupt handling related constants 1303fc4124cSDan Handley ******************************************************************************/ 1313fc4124cSDan Handley /* VE compatible GIC memory map */ 1323fc4124cSDan Handley #define VE_GICD_BASE 0x2c001000 1333fc4124cSDan Handley #define VE_GICC_BASE 0x2c002000 1343fc4124cSDan Handley #define VE_GICH_BASE 0x2c004000 1353fc4124cSDan Handley #define VE_GICV_BASE 0x2c006000 1363fc4124cSDan Handley 1373fc4124cSDan Handley /* Base FVP compatible GIC memory map */ 1383fc4124cSDan Handley #define BASE_GICD_BASE 0x2f000000 1393fc4124cSDan Handley #define BASE_GICR_BASE 0x2f100000 1403fc4124cSDan Handley #define BASE_GICC_BASE 0x2c000000 1413fc4124cSDan Handley #define BASE_GICH_BASE 0x2c010000 1423fc4124cSDan Handley #define BASE_GICV_BASE 0x2c02f000 1433fc4124cSDan Handley 144a7270d35SVikram Kanigiri #define FVP_IRQ_TZ_WDOG 56 145a7270d35SVikram Kanigiri #define FVP_IRQ_SEC_SYS_TIMER 57 1463fc4124cSDan Handley 1473fc4124cSDan Handley 1483fc4124cSDan Handley /******************************************************************************* 1493fc4124cSDan Handley * TrustZone address space controller related constants 1503fc4124cSDan Handley ******************************************************************************/ 1513fc4124cSDan Handley 1523fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 0 on FVP */ 1533fc4124cSDan Handley #define FVP_NSAID_DEFAULT 0 1543fc4124cSDan Handley #define FVP_NSAID_PCI 1 1553fc4124cSDan Handley #define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */ 1563fc4124cSDan Handley #define FVP_NSAID_AP 9 /* Application Processors */ 1573fc4124cSDan Handley #define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */ 1583fc4124cSDan Handley 1593fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 2 on FVP */ 1603fc4124cSDan Handley #define FVP_NSAID_HDLCD0 2 1613fc4124cSDan Handley #define FVP_NSAID_CLCD 7 1623fc4124cSDan Handley 1633fc4124cSDan Handley #endif /* __FVP_DEF_H__ */ 164