xref: /rk3399_ARM-atf/plat/arm/board/fvp/fvp_def.h (revision 1083b2b315cd71f714eb0d0bca20e54ef7be02ad)
13fc4124cSDan Handley /*
2fe7210cdSJeenu Viswambharan  * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
33fc4124cSDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
53fc4124cSDan Handley  */
63fc4124cSDan Handley 
7*1083b2b3SAntonio Nino Diaz #ifndef FVP_DEF_H
8*1083b2b3SAntonio Nino Diaz #define FVP_DEF_H
9*1083b2b3SAntonio Nino Diaz 
10*1083b2b3SAntonio Nino Diaz #include <utils_def.h>
113fc4124cSDan Handley 
120108047aSSoby Mathew #ifndef FVP_CLUSTER_COUNT
130108047aSSoby Mathew #define FVP_CLUSTER_COUNT		2
140108047aSSoby Mathew #endif
15fe7210cdSJeenu Viswambharan 
16fe7210cdSJeenu Viswambharan #ifndef FVP_MAX_CPUS_PER_CLUSTER
173fc4124cSDan Handley #define FVP_MAX_CPUS_PER_CLUSTER	4
18fe7210cdSJeenu Viswambharan #endif
193fc4124cSDan Handley 
2011ad8f20SJeenu Viswambharan #ifndef FVP_MAX_PE_PER_CPU
2111ad8f20SJeenu Viswambharan # define FVP_MAX_PE_PER_CPU		1
2211ad8f20SJeenu Viswambharan #endif
2311ad8f20SJeenu Viswambharan 
243fc4124cSDan Handley #define FVP_PRIMARY_CPU			0x0
253fc4124cSDan Handley 
2671237876SSoby Mathew /* Defines for the Interconnect build selection */
2771237876SSoby Mathew #define FVP_CCI			1
2871237876SSoby Mathew #define FVP_CCN			2
2971237876SSoby Mathew 
303fc4124cSDan Handley /*******************************************************************************
313fc4124cSDan Handley  * FVP memory map related constants
323fc4124cSDan Handley  ******************************************************************************/
333fc4124cSDan Handley 
343fc4124cSDan Handley #define FLASH1_BASE			0x0c000000
353fc4124cSDan Handley #define FLASH1_SIZE			0x04000000
363fc4124cSDan Handley 
373fc4124cSDan Handley #define PSRAM_BASE			0x14000000
383fc4124cSDan Handley #define PSRAM_SIZE			0x04000000
393fc4124cSDan Handley 
403fc4124cSDan Handley #define VRAM_BASE			0x18000000
413fc4124cSDan Handley #define VRAM_SIZE			0x02000000
423fc4124cSDan Handley 
433fc4124cSDan Handley /* Aggregate of all devices in the first GB */
443fc4124cSDan Handley #define DEVICE0_BASE			0x20000000
453fc4124cSDan Handley #define DEVICE0_SIZE			0x0c200000
463fc4124cSDan Handley 
4771237876SSoby Mathew /*
4871237876SSoby Mathew  *  In case of FVP models with CCN, the CCN register space overlaps into
4971237876SSoby Mathew  *  the NSRAM area.
5071237876SSoby Mathew  */
5171237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN
5271237876SSoby Mathew #define DEVICE1_BASE			0x2e000000
5371237876SSoby Mathew #define DEVICE1_SIZE			0x1A00000
5471237876SSoby Mathew #else
553fc4124cSDan Handley #define DEVICE1_BASE			0x2f000000
563fc4124cSDan Handley #define DEVICE1_SIZE			0x200000
5771237876SSoby Mathew #define NSRAM_BASE			0x2e000000
5871237876SSoby Mathew #define NSRAM_SIZE			0x10000
5971237876SSoby Mathew #endif
6095cfd4adSJuan Castillo /* Devices in the second GB */
6195cfd4adSJuan Castillo #define DEVICE2_BASE			0x7fe00000
6295cfd4adSJuan Castillo #define DEVICE2_SIZE			0x00200000
6395cfd4adSJuan Castillo 
643fc4124cSDan Handley #define PCIE_EXP_BASE			0x40000000
653fc4124cSDan Handley #define TZRNG_BASE			0x7fe60000
6648279d52SJuan Castillo 
6748279d52SJuan Castillo /* Non-volatile counters */
6848279d52SJuan Castillo #define TRUSTED_NVCTR_BASE		0x7fe70000
6948279d52SJuan Castillo #define TFW_NVCTR_BASE			(TRUSTED_NVCTR_BASE + 0x0000)
7048279d52SJuan Castillo #define TFW_NVCTR_SIZE			4
7148279d52SJuan Castillo #define NTFW_CTR_BASE			(TRUSTED_NVCTR_BASE + 0x0004)
7248279d52SJuan Castillo #define NTFW_CTR_SIZE			4
7395cfd4adSJuan Castillo 
7495cfd4adSJuan Castillo /* Keys */
7595cfd4adSJuan Castillo #define SOC_KEYS_BASE			0x7fe80000
7695cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_BASE		(SOC_KEYS_BASE + 0x0000)
7795cfd4adSJuan Castillo #define TZ_PUB_KEY_HASH_SIZE		32
7895cfd4adSJuan Castillo #define HU_KEY_BASE			(SOC_KEYS_BASE + 0x0020)
7995cfd4adSJuan Castillo #define HU_KEY_SIZE			16
8095cfd4adSJuan Castillo #define END_KEY_BASE			(SOC_KEYS_BASE + 0x0044)
8195cfd4adSJuan Castillo #define END_KEY_SIZE			32
823fc4124cSDan Handley 
833fc4124cSDan Handley /* Constants to distinguish FVP type */
843fc4124cSDan Handley #define HBI_BASE_FVP			0x020
853fc4124cSDan Handley #define REV_BASE_FVP_V0			0x0
86955242d8SJeenu Viswambharan #define REV_BASE_FVP_REVC		0x2
873fc4124cSDan Handley 
883fc4124cSDan Handley #define HBI_FOUNDATION_FVP		0x010
893fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_0		0x0
903fc4124cSDan Handley #define REV_FOUNDATION_FVP_V2_1		0x1
913fc4124cSDan Handley #define REV_FOUNDATION_FVP_v9_1		0x2
924faa4a1dSSandrine Bailleux #define REV_FOUNDATION_FVP_v9_6		0x3
933fc4124cSDan Handley 
943fc4124cSDan Handley #define BLD_GIC_VE_MMAP			0x0
953fc4124cSDan Handley #define BLD_GIC_A53A57_MMAP		0x1
963fc4124cSDan Handley 
973fc4124cSDan Handley #define ARCH_MODEL			0x1
983fc4124cSDan Handley 
993fc4124cSDan Handley /* FVP Power controller base address*/
1003fc4124cSDan Handley #define PWRC_BASE			0x1c100000
1013fc4124cSDan Handley 
102b49b3221SRyan Harkin /* FVP SP804 timer frequency is 35 MHz*/
103540a5ba8SJuan Castillo #define SP804_TIMER_CLKMULT		1
104540a5ba8SJuan Castillo #define SP804_TIMER_CLKDIV		35
105540a5ba8SJuan Castillo 
106540a5ba8SJuan Castillo /* SP810 controller. FVP specific flags */
107540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM0_OV		(1 << 16)
108540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM1_OV		(1 << 18)
109540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM2_OV		(1 << 20)
110540a5ba8SJuan Castillo #define FVP_SP810_CTRL_TIM3_OV		(1 << 22)
1113fc4124cSDan Handley 
1123fc4124cSDan Handley /*******************************************************************************
1133fc4124cSDan Handley  * GIC-400 & interrupt handling related constants
1143fc4124cSDan Handley  ******************************************************************************/
1153fc4124cSDan Handley /* VE compatible GIC memory map */
1163fc4124cSDan Handley #define VE_GICD_BASE			0x2c001000
1173fc4124cSDan Handley #define VE_GICC_BASE			0x2c002000
1183fc4124cSDan Handley #define VE_GICH_BASE			0x2c004000
1193fc4124cSDan Handley #define VE_GICV_BASE			0x2c006000
1203fc4124cSDan Handley 
1213fc4124cSDan Handley /* Base FVP compatible GIC memory map */
1223fc4124cSDan Handley #define BASE_GICD_BASE			0x2f000000
1233fc4124cSDan Handley #define BASE_GICR_BASE			0x2f100000
1243fc4124cSDan Handley #define BASE_GICC_BASE			0x2c000000
1253fc4124cSDan Handley #define BASE_GICH_BASE			0x2c010000
1263fc4124cSDan Handley #define BASE_GICV_BASE			0x2c02f000
1273fc4124cSDan Handley 
128a7270d35SVikram Kanigiri #define FVP_IRQ_TZ_WDOG			56
129a7270d35SVikram Kanigiri #define FVP_IRQ_SEC_SYS_TIMER		57
1303fc4124cSDan Handley 
1313fc4124cSDan Handley 
1323fc4124cSDan Handley /*******************************************************************************
1333fc4124cSDan Handley  * TrustZone address space controller related constants
1343fc4124cSDan Handley  ******************************************************************************/
1353fc4124cSDan Handley 
1363fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 0 on FVP */
1373fc4124cSDan Handley #define FVP_NSAID_DEFAULT		0
1383fc4124cSDan Handley #define FVP_NSAID_PCI			1
1393fc4124cSDan Handley #define FVP_NSAID_VIRTIO		8  /* from FVP v5.6 onwards */
1403fc4124cSDan Handley #define FVP_NSAID_AP			9  /* Application Processors */
1413fc4124cSDan Handley #define FVP_NSAID_VIRTIO_OLD		15 /* until FVP v5.5 */
1423fc4124cSDan Handley 
1433fc4124cSDan Handley /* NSAIDs used by devices in TZC filter 2 on FVP */
1443fc4124cSDan Handley #define FVP_NSAID_HDLCD0		2
1453fc4124cSDan Handley #define FVP_NSAID_CLCD			7
1463fc4124cSDan Handley 
147e237c1baSRoberto Vargas /*******************************************************************************
148e237c1baSRoberto Vargas  * Memprotect definitions
149e237c1baSRoberto Vargas  ******************************************************************************/
150e237c1baSRoberto Vargas /* PSCI memory protect definitions:
151e237c1baSRoberto Vargas  * This variable is stored in a non-secure flash because some ARM reference
152e237c1baSRoberto Vargas  * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
153e237c1baSRoberto Vargas  * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
154e237c1baSRoberto Vargas  */
155e237c1baSRoberto Vargas #define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
156e237c1baSRoberto Vargas 					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
157e237c1baSRoberto Vargas 
158*1083b2b3SAntonio Nino Diaz #endif /* FVP_DEF_H */
159