13e4b8fdcSSoby Mathew /* 226d1e0c3SMadhukar Pappireddy * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 33e4b8fdcSSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 53e4b8fdcSSoby Mathew */ 63e4b8fdcSSoby Mathew 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz 909d40e0eSAntonio Nino Diaz #include <common/debug.h> 1009d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 1109d40e0eSAntonio Nino Diaz #include <drivers/arm/ccn.h> 1209d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv2.h> 131b597c22SAlexei Fedorov #include <drivers/arm/sp804_delay_timer.h> 141b597c22SAlexei Fedorov #include <drivers/generic_delay_timer.h> 1509d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_compat.h> 17bd9344f6SAntonio Nino Diaz #include <plat/arm/common/arm_config.h> 18bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 20234bc7f8SAntonio Nino Diaz #include <platform_def.h> 219d9ae976SOlivier Deprez 229d9ae976SOlivier Deprez #if SPM_MM 23aeaa225cSPaul Beesley #include <services/spm_mm_partition.h> 249d9ae976SOlivier Deprez #endif 2509d40e0eSAntonio Nino Diaz 261af540efSRoberto Vargas #include "fvp_private.h" 273e4b8fdcSSoby Mathew 283e4b8fdcSSoby Mathew /* Defines for GIC Driver build time selection */ 293e4b8fdcSSoby Mathew #define FVP_GICV2 1 303e4b8fdcSSoby Mathew #define FVP_GICV3 2 313e4b8fdcSSoby Mathew 323e4b8fdcSSoby Mathew /******************************************************************************* 333e4b8fdcSSoby Mathew * arm_config holds the characteristics of the differences between the three FVP 343e4b8fdcSSoby Mathew * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot 353e4b8fdcSSoby Mathew * at each boot stage by the primary before enabling the MMU (to allow 363e4b8fdcSSoby Mathew * interconnect configuration) & used thereafter. Each BL will have its own copy 373e4b8fdcSSoby Mathew * to allow independent operation. 383e4b8fdcSSoby Mathew ******************************************************************************/ 393e4b8fdcSSoby Mathew arm_config_t arm_config; 403e4b8fdcSSoby Mathew 413e4b8fdcSSoby Mathew #define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \ 423e4b8fdcSSoby Mathew DEVICE0_SIZE, \ 433e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 443e4b8fdcSSoby Mathew 453e4b8fdcSSoby Mathew #define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \ 463e4b8fdcSSoby Mathew DEVICE1_SIZE, \ 473e4b8fdcSSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 483e4b8fdcSSoby Mathew 49284c3d67SSandrine Bailleux /* 50284c3d67SSandrine Bailleux * Need to be mapped with write permissions in order to set a new non-volatile 51284c3d67SSandrine Bailleux * counter value. 52284c3d67SSandrine Bailleux */ 533e4b8fdcSSoby Mathew #define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \ 543e4b8fdcSSoby Mathew DEVICE2_SIZE, \ 55fe7de035SAntonio Nino Diaz MT_DEVICE | MT_RW | MT_SECURE) 563e4b8fdcSSoby Mathew 573e4b8fdcSSoby Mathew /* 58b5fa6563SSandrine Bailleux * Table of memory regions for various BL stages to map using the MMU. 590916c38dSRoberto Vargas * This doesn't include Trusted SRAM as setup_page_tables() already takes care 600916c38dSRoberto Vargas * of mapping it. 6191fad655SSandrine Bailleux * 6291fad655SSandrine Bailleux * The flash needs to be mapped as writable in order to erase the FIP's Table of 6391fad655SSandrine Bailleux * Contents in case of unrecoverable error (see plat_error_handler()). 643e4b8fdcSSoby Mathew */ 653d8256b2SMasahiro Yamada #ifdef IMAGE_BL1 663e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 673e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 683e4b8fdcSSoby Mathew V2M_MAP_FLASH0_RW, 693e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 703e4b8fdcSSoby Mathew MAP_DEVICE0, 713e4b8fdcSSoby Mathew MAP_DEVICE1, 723e4b8fdcSSoby Mathew #if TRUSTED_BOARD_BOOT 73284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 74284c3d67SSandrine Bailleux MAP_DEVICE2, 75284c3d67SSandrine Bailleux /* Map DRAM to authenticate NS_BL2U image. */ 763e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 773e4b8fdcSSoby Mathew #endif 783e4b8fdcSSoby Mathew {0} 793e4b8fdcSSoby Mathew }; 803e4b8fdcSSoby Mathew #endif 813d8256b2SMasahiro Yamada #ifdef IMAGE_BL2 823e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 833e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 843e4b8fdcSSoby Mathew V2M_MAP_FLASH0_RW, 853e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 863e4b8fdcSSoby Mathew MAP_DEVICE0, 873e4b8fdcSSoby Mathew MAP_DEVICE1, 883e4b8fdcSSoby Mathew ARM_MAP_NS_DRAM1, 89402b3cf8SJulius Werner #ifdef __aarch64__ 90b09ba056SRoberto Vargas ARM_MAP_DRAM2, 91b09ba056SRoberto Vargas #endif 9264758c97SAchin Gupta #if defined(SPD_spmd) 9364758c97SAchin Gupta ARM_MAP_TRUSTED_DRAM, 9464758c97SAchin Gupta #endif 953eb2d672SSandrine Bailleux #ifdef SPD_tspd 963e4b8fdcSSoby Mathew ARM_MAP_TSP_SEC_MEM, 973eb2d672SSandrine Bailleux #endif 98284c3d67SSandrine Bailleux #if TRUSTED_BOARD_BOOT 99284c3d67SSandrine Bailleux /* To access the Root of Trust Public Key registers. */ 100284c3d67SSandrine Bailleux MAP_DEVICE2, 10160e19f57SAntonio Nino Diaz #if !BL2_AT_EL3 102ba597da7SJohn Tsichritzis ARM_MAP_BL1_RW, 10360e19f57SAntonio Nino Diaz #endif 104ba597da7SJohn Tsichritzis #endif /* TRUSTED_BOARD_BOOT */ 1053f3c341aSPaul Beesley #if SPM_MM 106e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 107e29efeb1SAntonio Nino Diaz #endif 1083e4b8fdcSSoby Mathew #if ARM_BL31_IN_DRAM 1093e4b8fdcSSoby Mathew ARM_MAP_BL31_SEC_DRAM, 1103e4b8fdcSSoby Mathew #endif 111810d9213SJens Wiklander #ifdef SPD_opteed 112b3ba6fdaSSoby Mathew ARM_MAP_OPTEE_CORE_MEM, 113810d9213SJens Wiklander ARM_OPTEE_PAGEABLE_LOAD_MEM, 114810d9213SJens Wiklander #endif 1153e4b8fdcSSoby Mathew {0} 1163e4b8fdcSSoby Mathew }; 1173e4b8fdcSSoby Mathew #endif 1183d8256b2SMasahiro Yamada #ifdef IMAGE_BL2U 1193e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1203e4b8fdcSSoby Mathew MAP_DEVICE0, 1213e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1223e4b8fdcSSoby Mathew {0} 1233e4b8fdcSSoby Mathew }; 1243e4b8fdcSSoby Mathew #endif 1253d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 1263e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 1273e4b8fdcSSoby Mathew ARM_MAP_SHARED_RAM, 128992f091bSAmbroise Vincent #if USE_DEBUGFS 129992f091bSAmbroise Vincent /* Required by devfip, can be removed if devfip is not used */ 130992f091bSAmbroise Vincent V2M_MAP_FLASH0_RW, 131992f091bSAmbroise Vincent #endif /* USE_DEBUGFS */ 132e35a3fb5SSoby Mathew ARM_MAP_EL3_TZC_DRAM, 1333e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1343e4b8fdcSSoby Mathew MAP_DEVICE0, 1353e4b8fdcSSoby Mathew MAP_DEVICE1, 136f145403cSRoberto Vargas ARM_V2M_MAP_MEM_PROTECT, 1373f3c341aSPaul Beesley #if SPM_MM 138e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL3_MMAP, 139e29efeb1SAntonio Nino Diaz #endif 14026d1e0c3SMadhukar Pappireddy /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */ 141493545b3SMadhukar Pappireddy ARM_DTB_DRAM_NS, 1423e4b8fdcSSoby Mathew {0} 1433e4b8fdcSSoby Mathew }; 144e29efeb1SAntonio Nino Diaz 1453f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 146e29efeb1SAntonio Nino Diaz const mmap_region_t plat_arm_secure_partition_mmap[] = { 147e29efeb1SAntonio Nino Diaz V2M_MAP_IOFPGA_EL0, /* for the UART */ 148c4fa1739SSandrine Bailleux MAP_REGION_FLAT(DEVICE0_BASE, \ 149c4fa1739SSandrine Bailleux DEVICE0_SIZE, \ 150c4fa1739SSandrine Bailleux MT_DEVICE | MT_RO | MT_SECURE | MT_USER), 151e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_MMAP, 152e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_NS_BUF_MMAP, 153e29efeb1SAntonio Nino Diaz ARM_SP_IMAGE_RW_MMAP, 154e29efeb1SAntonio Nino Diaz ARM_SPM_BUF_EL0_MMAP, 155e29efeb1SAntonio Nino Diaz {0} 156e29efeb1SAntonio Nino Diaz }; 157e29efeb1SAntonio Nino Diaz #endif 1583e4b8fdcSSoby Mathew #endif 1593d8256b2SMasahiro Yamada #ifdef IMAGE_BL32 1603e4b8fdcSSoby Mathew const mmap_region_t plat_arm_mmap[] = { 161402b3cf8SJulius Werner #ifndef __aarch64__ 162877cf3ffSSoby Mathew ARM_MAP_SHARED_RAM, 163950c6956SJoel Hutton ARM_V2M_MAP_MEM_PROTECT, 164877cf3ffSSoby Mathew #endif 1653e4b8fdcSSoby Mathew V2M_MAP_IOFPGA, 1663e4b8fdcSSoby Mathew MAP_DEVICE0, 1673e4b8fdcSSoby Mathew MAP_DEVICE1, 16826d1e0c3SMadhukar Pappireddy /* Required by fconf APIs to read HW_CONFIG dtb loaded into DRAM */ 169493545b3SMadhukar Pappireddy ARM_DTB_DRAM_NS, 1703e4b8fdcSSoby Mathew {0} 1713e4b8fdcSSoby Mathew }; 1723e4b8fdcSSoby Mathew #endif 1733e4b8fdcSSoby Mathew 1743e4b8fdcSSoby Mathew ARM_CASSERT_MMAP 1753e4b8fdcSSoby Mathew 176955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER != FVP_CCN 177955242d8SJeenu Viswambharan static const int fvp_cci400_map[] = { 178955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS0_SL_PORT, 179955242d8SJeenu Viswambharan PLAT_FVP_CCI400_CLUS1_SL_PORT, 180955242d8SJeenu Viswambharan }; 181955242d8SJeenu Viswambharan 182955242d8SJeenu Viswambharan static const int fvp_cci5xx_map[] = { 183955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS0_SL_PORT, 184955242d8SJeenu Viswambharan PLAT_FVP_CCI5XX_CLUS1_SL_PORT, 185955242d8SJeenu Viswambharan }; 186955242d8SJeenu Viswambharan 187955242d8SJeenu Viswambharan static unsigned int get_interconnect_master(void) 188955242d8SJeenu Viswambharan { 189955242d8SJeenu Viswambharan unsigned int master; 190955242d8SJeenu Viswambharan u_register_t mpidr; 191955242d8SJeenu Viswambharan 192955242d8SJeenu Viswambharan mpidr = read_mpidr_el1(); 193583e0791SAntonio Nino Diaz master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ? 194955242d8SJeenu Viswambharan MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr); 195955242d8SJeenu Viswambharan 196955242d8SJeenu Viswambharan assert(master < FVP_CLUSTER_COUNT); 197955242d8SJeenu Viswambharan return master; 198955242d8SJeenu Viswambharan } 199955242d8SJeenu Viswambharan #endif 2003e4b8fdcSSoby Mathew 2013f3c341aSPaul Beesley #if defined(IMAGE_BL31) && SPM_MM 202e29efeb1SAntonio Nino Diaz /* 203e29efeb1SAntonio Nino Diaz * Boot information passed to a secure partition during initialisation. Linear 204e29efeb1SAntonio Nino Diaz * indices in MP information will be filled at runtime. 205e29efeb1SAntonio Nino Diaz */ 206aeaa225cSPaul Beesley static spm_mm_mp_info_t sp_mp_info[] = { 207e29efeb1SAntonio Nino Diaz [0] = {0x80000000, 0}, 208e29efeb1SAntonio Nino Diaz [1] = {0x80000001, 0}, 209e29efeb1SAntonio Nino Diaz [2] = {0x80000002, 0}, 210e29efeb1SAntonio Nino Diaz [3] = {0x80000003, 0}, 211e29efeb1SAntonio Nino Diaz [4] = {0x80000100, 0}, 212e29efeb1SAntonio Nino Diaz [5] = {0x80000101, 0}, 213e29efeb1SAntonio Nino Diaz [6] = {0x80000102, 0}, 214e29efeb1SAntonio Nino Diaz [7] = {0x80000103, 0}, 215e29efeb1SAntonio Nino Diaz }; 216e29efeb1SAntonio Nino Diaz 217aeaa225cSPaul Beesley const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = { 218e29efeb1SAntonio Nino Diaz .h.type = PARAM_SP_IMAGE_BOOT_INFO, 219e29efeb1SAntonio Nino Diaz .h.version = VERSION_1, 220aeaa225cSPaul Beesley .h.size = sizeof(spm_mm_boot_info_t), 221e29efeb1SAntonio Nino Diaz .h.attr = 0, 222e29efeb1SAntonio Nino Diaz .sp_mem_base = ARM_SP_IMAGE_BASE, 223e29efeb1SAntonio Nino Diaz .sp_mem_limit = ARM_SP_IMAGE_LIMIT, 224e29efeb1SAntonio Nino Diaz .sp_image_base = ARM_SP_IMAGE_BASE, 225e29efeb1SAntonio Nino Diaz .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, 226e29efeb1SAntonio Nino Diaz .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE, 2270560efb9SArd Biesheuvel .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE, 228e29efeb1SAntonio Nino Diaz .sp_shared_buf_base = PLAT_SPM_BUF_BASE, 229e29efeb1SAntonio Nino Diaz .sp_image_size = ARM_SP_IMAGE_SIZE, 230e29efeb1SAntonio Nino Diaz .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, 231e29efeb1SAntonio Nino Diaz .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE, 2320560efb9SArd Biesheuvel .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE, 233e29efeb1SAntonio Nino Diaz .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, 234e29efeb1SAntonio Nino Diaz .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS, 235e29efeb1SAntonio Nino Diaz .num_cpus = PLATFORM_CORE_COUNT, 236e29efeb1SAntonio Nino Diaz .mp_info = &sp_mp_info[0], 237e29efeb1SAntonio Nino Diaz }; 238e29efeb1SAntonio Nino Diaz 239e29efeb1SAntonio Nino Diaz const struct mmap_region *plat_get_secure_partition_mmap(void *cookie) 240e29efeb1SAntonio Nino Diaz { 241e29efeb1SAntonio Nino Diaz return plat_arm_secure_partition_mmap; 242e29efeb1SAntonio Nino Diaz } 243e29efeb1SAntonio Nino Diaz 244aeaa225cSPaul Beesley const struct spm_mm_boot_info *plat_get_secure_partition_boot_info( 245e29efeb1SAntonio Nino Diaz void *cookie) 246e29efeb1SAntonio Nino Diaz { 247e29efeb1SAntonio Nino Diaz return &plat_arm_secure_partition_boot_info; 248e29efeb1SAntonio Nino Diaz } 249e29efeb1SAntonio Nino Diaz #endif 250e29efeb1SAntonio Nino Diaz 2513e4b8fdcSSoby Mathew /******************************************************************************* 2523e4b8fdcSSoby Mathew * A single boot loader stack is expected to work on both the Foundation FVP 2533e4b8fdcSSoby Mathew * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The 2543e4b8fdcSSoby Mathew * SYS_ID register provides a mechanism for detecting the differences between 2553e4b8fdcSSoby Mathew * these platforms. This information is stored in a per-BL array to allow the 2563e4b8fdcSSoby Mathew * code to take the correct path.Per BL platform configuration. 2573e4b8fdcSSoby Mathew ******************************************************************************/ 2584d010d0dSDaniel Boulby void __init fvp_config_setup(void) 2593e4b8fdcSSoby Mathew { 2603e4b8fdcSSoby Mathew unsigned int rev, hbi, bld, arch, sys_id; 2613e4b8fdcSSoby Mathew 2623e4b8fdcSSoby Mathew sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID); 2633e4b8fdcSSoby Mathew rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK; 2643e4b8fdcSSoby Mathew hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK; 2653e4b8fdcSSoby Mathew bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK; 2663e4b8fdcSSoby Mathew arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK; 2673e4b8fdcSSoby Mathew 2683e4b8fdcSSoby Mathew if (arch != ARCH_MODEL) { 2693e4b8fdcSSoby Mathew ERROR("This firmware is for FVP models\n"); 2703e4b8fdcSSoby Mathew panic(); 2713e4b8fdcSSoby Mathew } 2723e4b8fdcSSoby Mathew 2733e4b8fdcSSoby Mathew /* 2743e4b8fdcSSoby Mathew * The build field in the SYS_ID tells which variant of the GIC 2753e4b8fdcSSoby Mathew * memory is implemented by the model. 2763e4b8fdcSSoby Mathew */ 2773e4b8fdcSSoby Mathew switch (bld) { 2783e4b8fdcSSoby Mathew case BLD_GIC_VE_MMAP: 27921a3973dSSoby Mathew ERROR("Legacy Versatile Express memory map for GIC peripheral" 28021a3973dSSoby Mathew " is not supported\n"); 2813e4b8fdcSSoby Mathew panic(); 2823e4b8fdcSSoby Mathew break; 2833e4b8fdcSSoby Mathew case BLD_GIC_A53A57_MMAP: 2843e4b8fdcSSoby Mathew break; 2853e4b8fdcSSoby Mathew default: 2863e4b8fdcSSoby Mathew ERROR("Unsupported board build %x\n", bld); 2873e4b8fdcSSoby Mathew panic(); 2883e4b8fdcSSoby Mathew } 2893e4b8fdcSSoby Mathew 2903e4b8fdcSSoby Mathew /* 2913e4b8fdcSSoby Mathew * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010 2923e4b8fdcSSoby Mathew * for the Foundation FVP. 2933e4b8fdcSSoby Mathew */ 2943e4b8fdcSSoby Mathew switch (hbi) { 2953e4b8fdcSSoby Mathew case HBI_FOUNDATION_FVP: 2963e4b8fdcSSoby Mathew arm_config.flags = 0; 2973e4b8fdcSSoby Mathew 2983e4b8fdcSSoby Mathew /* 2993e4b8fdcSSoby Mathew * Check for supported revisions of Foundation FVP 3003e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3013e4b8fdcSSoby Mathew */ 3023e4b8fdcSSoby Mathew switch (rev) { 3033e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_0: 3043e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_V2_1: 3053e4b8fdcSSoby Mathew case REV_FOUNDATION_FVP_v9_1: 3064faa4a1dSSandrine Bailleux case REV_FOUNDATION_FVP_v9_6: 3073e4b8fdcSSoby Mathew break; 3083e4b8fdcSSoby Mathew default: 3093e4b8fdcSSoby Mathew WARN("Unrecognized Foundation FVP revision %x\n", rev); 3103e4b8fdcSSoby Mathew break; 3113e4b8fdcSSoby Mathew } 3123e4b8fdcSSoby Mathew break; 3133e4b8fdcSSoby Mathew case HBI_BASE_FVP: 314955242d8SJeenu Viswambharan arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC); 3153e4b8fdcSSoby Mathew 3163e4b8fdcSSoby Mathew /* 3173e4b8fdcSSoby Mathew * Check for supported revisions 3183e4b8fdcSSoby Mathew * Allow future revisions to run but emit warning diagnostic 3193e4b8fdcSSoby Mathew */ 3203e4b8fdcSSoby Mathew switch (rev) { 3213e4b8fdcSSoby Mathew case REV_BASE_FVP_V0: 322955242d8SJeenu Viswambharan arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400; 323955242d8SJeenu Viswambharan break; 324955242d8SJeenu Viswambharan case REV_BASE_FVP_REVC: 3258431635bSIsla Mitchell arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 | 326955242d8SJeenu Viswambharan ARM_CONFIG_FVP_HAS_CCI5XX); 3273e4b8fdcSSoby Mathew break; 3283e4b8fdcSSoby Mathew default: 3293e4b8fdcSSoby Mathew WARN("Unrecognized Base FVP revision %x\n", rev); 3303e4b8fdcSSoby Mathew break; 3313e4b8fdcSSoby Mathew } 3323e4b8fdcSSoby Mathew break; 3333e4b8fdcSSoby Mathew default: 3343e4b8fdcSSoby Mathew ERROR("Unsupported board HBI number 0x%x\n", hbi); 3353e4b8fdcSSoby Mathew panic(); 3363e4b8fdcSSoby Mathew } 3378431635bSIsla Mitchell 3388431635bSIsla Mitchell /* 3398431635bSIsla Mitchell * We assume that the presence of MT bit, and therefore shifted 3408431635bSIsla Mitchell * affinities, is uniform across the platform: either all CPUs, or no 3418431635bSIsla Mitchell * CPUs implement it. 3428431635bSIsla Mitchell */ 343583e0791SAntonio Nino Diaz if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U) 3448431635bSIsla Mitchell arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF; 3453e4b8fdcSSoby Mathew } 3463e4b8fdcSSoby Mathew 3473e4b8fdcSSoby Mathew 3484d010d0dSDaniel Boulby void __init fvp_interconnect_init(void) 3493e4b8fdcSSoby Mathew { 35071237876SSoby Mathew #if FVP_INTERCONNECT_DRIVER == FVP_CCN 35171237876SSoby Mathew if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) { 352583e0791SAntonio Nino Diaz ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported"); 35371237876SSoby Mathew panic(); 35471237876SSoby Mathew } 355955242d8SJeenu Viswambharan 3563e4b8fdcSSoby Mathew plat_arm_interconnect_init(); 357955242d8SJeenu Viswambharan #else 358583e0791SAntonio Nino Diaz uintptr_t cci_base = 0U; 359583e0791SAntonio Nino Diaz const int *cci_map = NULL; 360583e0791SAntonio Nino Diaz unsigned int map_size = 0U; 361955242d8SJeenu Viswambharan 362955242d8SJeenu Viswambharan /* Initialize the right interconnect */ 363583e0791SAntonio Nino Diaz if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) { 364955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI5XX_BASE; 365955242d8SJeenu Viswambharan cci_map = fvp_cci5xx_map; 366955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci5xx_map); 367583e0791SAntonio Nino Diaz } else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) { 368955242d8SJeenu Viswambharan cci_base = PLAT_FVP_CCI400_BASE; 369955242d8SJeenu Viswambharan cci_map = fvp_cci400_map; 370955242d8SJeenu Viswambharan map_size = ARRAY_SIZE(fvp_cci400_map); 371583e0791SAntonio Nino Diaz } else { 372583e0791SAntonio Nino Diaz return; 373955242d8SJeenu Viswambharan } 374955242d8SJeenu Viswambharan 375583e0791SAntonio Nino Diaz assert(cci_base != 0U); 376583e0791SAntonio Nino Diaz assert(cci_map != NULL); 377955242d8SJeenu Viswambharan cci_init(cci_base, cci_map, map_size); 378955242d8SJeenu Viswambharan #endif 37971237876SSoby Mathew } 3803e4b8fdcSSoby Mathew 3813e4b8fdcSSoby Mathew void fvp_interconnect_enable(void) 3823e4b8fdcSSoby Mathew { 383955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 3843e4b8fdcSSoby Mathew plat_arm_interconnect_enter_coherency(); 385955242d8SJeenu Viswambharan #else 386955242d8SJeenu Viswambharan unsigned int master; 387955242d8SJeenu Viswambharan 388583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 389583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 390955242d8SJeenu Viswambharan master = get_interconnect_master(); 391955242d8SJeenu Viswambharan cci_enable_snoop_dvm_reqs(master); 392955242d8SJeenu Viswambharan } 393955242d8SJeenu Viswambharan #endif 3943e4b8fdcSSoby Mathew } 3953e4b8fdcSSoby Mathew 3963e4b8fdcSSoby Mathew void fvp_interconnect_disable(void) 3973e4b8fdcSSoby Mathew { 398955242d8SJeenu Viswambharan #if FVP_INTERCONNECT_DRIVER == FVP_CCN 3993e4b8fdcSSoby Mathew plat_arm_interconnect_exit_coherency(); 400955242d8SJeenu Viswambharan #else 401955242d8SJeenu Viswambharan unsigned int master; 402955242d8SJeenu Viswambharan 403583e0791SAntonio Nino Diaz if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 | 404583e0791SAntonio Nino Diaz ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) { 405955242d8SJeenu Viswambharan master = get_interconnect_master(); 406955242d8SJeenu Viswambharan cci_disable_snoop_dvm_reqs(master); 407955242d8SJeenu Viswambharan } 408955242d8SJeenu Viswambharan #endif 4093e4b8fdcSSoby Mathew } 410ba597da7SJohn Tsichritzis 41160e19f57SAntonio Nino Diaz #if TRUSTED_BOARD_BOOT 412ba597da7SJohn Tsichritzis int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) 413ba597da7SJohn Tsichritzis { 414ba597da7SJohn Tsichritzis assert(heap_addr != NULL); 415ba597da7SJohn Tsichritzis assert(heap_size != NULL); 416ba597da7SJohn Tsichritzis 417ba597da7SJohn Tsichritzis return arm_get_mbedtls_heap(heap_addr, heap_size); 418ba597da7SJohn Tsichritzis } 419ba597da7SJohn Tsichritzis #endif 4201b597c22SAlexei Fedorov 4211b597c22SAlexei Fedorov void fvp_timer_init(void) 4221b597c22SAlexei Fedorov { 423*fddfb3baSMadhukar Pappireddy #if USE_SP804_TIMER 4241b597c22SAlexei Fedorov /* Enable the clock override for SP804 timer 0, which means that no 4251b597c22SAlexei Fedorov * clock dividers are applied and the raw (35MHz) clock will be used. 4261b597c22SAlexei Fedorov */ 4271b597c22SAlexei Fedorov mmio_write_32(V2M_SP810_BASE, FVP_SP810_CTRL_TIM0_OV); 4281b597c22SAlexei Fedorov 4291b597c22SAlexei Fedorov /* Initialize delay timer driver using SP804 dual timer 0 */ 4301b597c22SAlexei Fedorov sp804_timer_init(V2M_SP804_TIMER0_BASE, 4311b597c22SAlexei Fedorov SP804_TIMER_CLKMULT, SP804_TIMER_CLKDIV); 4321b597c22SAlexei Fedorov #else 4331b597c22SAlexei Fedorov generic_delay_timer_init(); 4341b597c22SAlexei Fedorov 4351b597c22SAlexei Fedorov /* Enable System level generic timer */ 4361b597c22SAlexei Fedorov mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF, 4371b597c22SAlexei Fedorov CNTCR_FCREQ(0U) | CNTCR_EN); 438*fddfb3baSMadhukar Pappireddy #endif /* USE_SP804_TIMER */ 4391b597c22SAlexei Fedorov } 440